Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 | /* * DTS file for AMD Seattle SoC * * Copyright (C) 2014 Advanced Micro Devices, Inc. */ / { compatible = "amd,seattle"; interrupt-parent = <&gic0>; #address-cells = <2>; #size-cells = <2>; gic0: interrupt-controller@e1101000 { compatible = "arm,gic-400", "arm,cortex-a15-gic"; interrupt-controller; #interrupt-cells = <3>; #address-cells = <2>; #size-cells = <2>; reg = <0x0 0xe1110000 0 0x1000>, <0x0 0xe112f000 0 0x2000>, <0x0 0xe1140000 0 0x10000>, <0x0 0xe1160000 0 0x10000>; interrupts = <1 9 0xf04>; ranges = <0 0 0 0xe1100000 0 0x100000>; v2m0: v2m@e0080000 { compatible = "arm,gic-v2m-frame"; msi-controller; reg = <0x0 0x00080000 0 0x1000>; }; }; timer { compatible = "arm,armv8-timer"; interrupts = <1 13 0xff04>, <1 14 0xff04>, <1 11 0xff04>, <1 10 0xff04>; }; pmu { compatible = "arm,armv8-pmuv3"; interrupts = <0 7 4>, <0 8 4>, <0 9 4>, <0 10 4>, <0 11 4>, <0 12 4>, <0 13 4>, <0 14 4>; }; smb0: smb { compatible = "simple-bus"; #address-cells = <2>; #size-cells = <2>; ranges; /* DDR range is 40-bit addressing */ dma-ranges = <0x80 0x0 0x80 0x0 0x7f 0xffffffff>; /include/ "amd-seattle-clks.dtsi" sata0: sata@e0300000 { compatible = "snps,dwc-ahci"; reg = <0 0xe0300000 0 0x800>; interrupts = <0 355 4>; clocks = <&sataclk_333mhz>; dma-coherent; }; i2c0: i2c@e1000000 { status = "disabled"; compatible = "snps,designware-i2c"; reg = <0 0xe1000000 0 0x1000>; interrupts = <0 357 4>; clocks = <&uartspiclk_100mhz>; }; serial0: serial@e1010000 { compatible = "arm,pl011", "arm,primecell"; reg = <0 0xe1010000 0 0x1000>; interrupts = <0 328 4>; clocks = <&uartspiclk_100mhz>, <&uartspiclk_100mhz>; clock-names = "uartclk", "apb_pclk"; }; spi0: ssp@e1020000 { status = "disabled"; compatible = "arm,pl022", "arm,primecell"; #gpio-cells = <2>; reg = <0 0xe1020000 0 0x1000>; spi-controller; interrupts = <0 330 4>; clocks = <&uartspiclk_100mhz>; clock-names = "apb_pclk"; }; spi1: ssp@e1030000 { status = "disabled"; compatible = "arm,pl022", "arm,primecell"; #gpio-cells = <2>; reg = <0 0xe1030000 0 0x1000>; spi-controller; interrupts = <0 329 4>; clocks = <&uartspiclk_100mhz>; clock-names = "apb_pclk"; num-cs = <1>; #address-cells = <1>; #size-cells = <0>; }; gpio0: gpio@e1040000 { status = "disabled"; compatible = "arm,pl061", "arm,primecell"; #gpio-cells = <2>; reg = <0 0xe1040000 0 0x1000>; gpio-controller; interrupts = <0 359 4>; interrupt-controller; #interrupt-cells = <2>; clocks = <&uartspiclk_100mhz>; clock-names = "apb_pclk"; }; gpio1: gpio@e1050000 { status = "disabled"; compatible = "arm,pl061", "arm,primecell"; #gpio-cells = <2>; reg = <0 0xe1050000 0 0x1000>; gpio-controller; interrupts = <0 358 4>; clocks = <&uartspiclk_100mhz>; clock-names = "apb_pclk"; }; ccp0: ccp@e0100000 { status = "disabled"; compatible = "amd,ccp-seattle-v1a"; reg = <0 0xe0100000 0 0x10000>; interrupts = <0 3 4>; dma-coherent; }; pcie0: pcie@f0000000 { compatible = "pci-host-ecam-generic"; #address-cells = <3>; #size-cells = <2>; #interrupt-cells = <1>; device_type = "pci"; bus-range = <0 0x7f>; msi-parent = <&v2m0>; reg = <0 0xf0000000 0 0x10000000>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>; interrupt-map = <0x1000 0x0 0x0 0x1 &gic0 0x0 0x0 0x0 0x120 0x1>, <0x1000 0x0 0x0 0x2 &gic0 0x0 0x0 0x0 0x121 0x1>, <0x1000 0x0 0x0 0x3 &gic0 0x0 0x0 0x0 0x122 0x1>, <0x1000 0x0 0x0 0x4 &gic0 0x0 0x0 0x0 0x123 0x1>; dma-coherent; dma-ranges = <0x43000000 0x80 0x0 0x80 0x0 0x7f 0xffffffff>; ranges = /* I/O Memory (size=64K) */ <0x01000000 0x00 0x00000000 0x00 0xefff0000 0x00 0x00010000>, /* 32-bit MMIO (size=2G) */ <0x02000000 0x00 0x40000000 0x00 0x40000000 0x00 0x80000000>, /* 64-bit MMIO (size= 124G) */ <0x03000000 0x01 0x00000000 0x01 0x00000000 0x7f 0x00000000>; }; }; }; |