Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 | /* SPDX-License-Identifier: GPL-2.0 */ /* * rt1308-sdw.h -- RT1308 ALSA SoC audio driver header * * Copyright(c) 2019 Realtek Semiconductor Corp. */ #ifndef __RT1308_SDW_H__ #define __RT1308_SDW_H__ static const struct reg_default rt1308_reg_defaults[] = { { 0x0000, 0x00 }, { 0x0001, 0x00 }, { 0x0002, 0x00 }, { 0x0003, 0x00 }, { 0x0004, 0x00 }, { 0x0005, 0x01 }, { 0x0020, 0x00 }, { 0x0022, 0x00 }, { 0x0023, 0x00 }, { 0x0024, 0x00 }, { 0x0025, 0x00 }, { 0x0026, 0x00 }, { 0x0030, 0x00 }, { 0x0032, 0x00 }, { 0x0033, 0x00 }, { 0x0034, 0x00 }, { 0x0035, 0x00 }, { 0x0036, 0x00 }, { 0x0040, 0x00 }, { 0x0041, 0x00 }, { 0x0042, 0x00 }, { 0x0043, 0x00 }, { 0x0044, 0x20 }, { 0x0045, 0x01 }, { 0x0046, 0x01 }, { 0x0048, 0x00 }, { 0x0049, 0x00 }, { 0x0050, 0x20 }, { 0x0051, 0x02 }, { 0x0052, 0x5D }, { 0x0053, 0x13 }, { 0x0054, 0x08 }, { 0x0055, 0x00 }, { 0x0060, 0x00 }, { 0x0070, 0x00 }, { 0x00E0, 0x00 }, { 0x00F0, 0x00 }, { 0x0100, 0x00 }, { 0x0101, 0x00 }, { 0x0102, 0x20 }, { 0x0103, 0x00 }, { 0x0104, 0x00 }, { 0x0105, 0x03 }, { 0x0120, 0x00 }, { 0x0122, 0x00 }, { 0x0123, 0x00 }, { 0x0124, 0x00 }, { 0x0125, 0x00 }, { 0x0126, 0x00 }, { 0x0127, 0x00 }, { 0x0130, 0x00 }, { 0x0132, 0x00 }, { 0x0133, 0x00 }, { 0x0134, 0x00 }, { 0x0135, 0x00 }, { 0x0136, 0x00 }, { 0x0137, 0x00 }, { 0x0200, 0x00 }, { 0x0201, 0x00 }, { 0x0202, 0x00 }, { 0x0203, 0x00 }, { 0x0204, 0x00 }, { 0x0205, 0x03 }, { 0x0220, 0x00 }, { 0x0222, 0x00 }, { 0x0223, 0x00 }, { 0x0224, 0x00 }, { 0x0225, 0x00 }, { 0x0226, 0x00 }, { 0x0227, 0x00 }, { 0x0230, 0x00 }, { 0x0232, 0x00 }, { 0x0233, 0x00 }, { 0x0234, 0x00 }, { 0x0235, 0x00 }, { 0x0236, 0x00 }, { 0x0237, 0x00 }, { 0x0400, 0x00 }, { 0x0401, 0x00 }, { 0x0402, 0x00 }, { 0x0403, 0x00 }, { 0x0404, 0x00 }, { 0x0405, 0x03 }, { 0x0420, 0x00 }, { 0x0422, 0x00 }, { 0x0423, 0x00 }, { 0x0424, 0x00 }, { 0x0425, 0x00 }, { 0x0426, 0x00 }, { 0x0427, 0x00 }, { 0x0430, 0x00 }, { 0x0432, 0x00 }, { 0x0433, 0x00 }, { 0x0434, 0x00 }, { 0x0435, 0x00 }, { 0x0436, 0x00 }, { 0x0437, 0x00 }, { 0x0f00, 0x00 }, { 0x0f01, 0x00 }, { 0x0f02, 0x00 }, { 0x0f03, 0x00 }, { 0x0f04, 0x00 }, { 0x0f05, 0x00 }, { 0x0f20, 0x00 }, { 0x0f22, 0x00 }, { 0x0f23, 0x00 }, { 0x0f24, 0x00 }, { 0x0f25, 0x00 }, { 0x0f26, 0x00 }, { 0x0f27, 0x00 }, { 0x0f30, 0x00 }, { 0x0f32, 0x00 }, { 0x0f33, 0x00 }, { 0x0f34, 0x00 }, { 0x0f35, 0x00 }, { 0x0f36, 0x00 }, { 0x0f37, 0x00 }, { 0x2f01, 0x01 }, { 0x2f02, 0x09 }, { 0x2f03, 0x00 }, { 0x2f04, 0x0f }, { 0x2f05, 0x0b }, { 0x2f06, 0x01 }, { 0x2f07, 0x8e }, { 0x3000, 0x00 }, { 0x3001, 0x00 }, { 0x3004, 0x01 }, { 0x3005, 0x23 }, { 0x3008, 0x02 }, { 0x300a, 0x00 }, { 0xc000 | (RT1308_DATA_PATH << 4), 0x00 }, { 0xc003 | (RT1308_DAC_SET << 4), 0x00 }, { 0xc000 | (RT1308_POWER << 4), 0x00 }, { 0xc001 | (RT1308_POWER << 4), 0x00 }, { 0xc002 | (RT1308_POWER << 4), 0x00 }, { 0xc000 | (RT1308_POWER_STATUS << 4), 0x00 }, }; #define RT1308_SDW_OFFSET 0xc000 #define RT1308_SDW_OFFSET_BYTE0 0xc000 #define RT1308_SDW_OFFSET_BYTE1 0xc001 #define RT1308_SDW_OFFSET_BYTE2 0xc002 #define RT1308_SDW_OFFSET_BYTE3 0xc003 #define RT1308_SDW_RESET (RT1308_SDW_OFFSET | (RT1308_RESET << 4)) struct rt1308_sdw_priv { struct snd_soc_component *component; struct regmap *regmap; struct sdw_slave *sdw_slave; struct sdw_bus_params params; bool hw_init; bool first_hw_init; int rx_mask; int slots; int hw_ver; unsigned char *bq_params; unsigned int bq_params_cnt; }; #endif /* __RT1308_SDW_H__ */ |