Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 | // SPDX-License-Identifier: (GPL-2.0 OR MIT) /* Copyright (c) 2017 Microsemi Corporation */ / { #address-cells = <1>; #size-cells = <1>; compatible = "mscc,ocelot"; cpus { #address-cells = <1>; #size-cells = <0>; cpu@0 { compatible = "mips,mips24KEc"; device_type = "cpu"; clocks = <&cpu_clk>; reg = <0>; }; }; aliases { serial0 = &uart0; }; cpuintc: interrupt-controller { #address-cells = <0>; #interrupt-cells = <1>; interrupt-controller; compatible = "mti,cpu-interrupt-controller"; }; cpu_clk: cpu-clock { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <500000000>; }; ahb_clk: ahb-clk { compatible = "fixed-factor-clock"; #clock-cells = <0>; clocks = <&cpu_clk>; clock-div = <2>; clock-mult = <1>; }; ahb@70000000 { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0x70000000 0x2000000>; interrupt-parent = <&intc>; cpu_ctrl: syscon@0 { compatible = "mscc,ocelot-cpu-syscon", "syscon"; reg = <0x0 0x2c>; }; intc: interrupt-controller@70 { compatible = "mscc,ocelot-icpu-intr"; reg = <0x70 0x70>; #interrupt-cells = <1>; interrupt-controller; interrupt-parent = <&cpuintc>; interrupts = <2>; }; uart0: serial@100000 { pinctrl-0 = <&uart_pins>; pinctrl-names = "default"; compatible = "ns16550a"; reg = <0x100000 0x20>; interrupts = <6>; clocks = <&ahb_clk>; reg-io-width = <4>; reg-shift = <2>; status = "disabled"; }; i2c: i2c@100400 { compatible = "mscc,ocelot-i2c", "snps,designware-i2c"; pinctrl-0 = <&i2c_pins>; pinctrl-names = "default"; reg = <0x100400 0x100>, <0x198 0x8>; #address-cells = <1>; #size-cells = <0>; interrupts = <8>; clocks = <&ahb_clk>; status = "disabled"; }; uart2: serial@100800 { pinctrl-0 = <&uart2_pins>; pinctrl-names = "default"; compatible = "ns16550a"; reg = <0x100800 0x20>; interrupts = <7>; clocks = <&ahb_clk>; reg-io-width = <4>; reg-shift = <2>; status = "disabled"; }; spi: spi@101000 { compatible = "mscc,ocelot-spi", "snps,dw-apb-ssi"; #address-cells = <1>; #size-cells = <0>; reg = <0x101000 0x100>, <0x3c 0x18>; interrupts = <9>; clocks = <&ahb_clk>; status = "disabled"; }; switch@1010000 { compatible = "mscc,vsc7514-switch"; reg = <0x1010000 0x10000>, <0x1030000 0x10000>, <0x1080000 0x100>, <0x10e0000 0x10000>, <0x11e0000 0x100>, <0x11f0000 0x100>, <0x1200000 0x100>, <0x1210000 0x100>, <0x1220000 0x100>, <0x1230000 0x100>, <0x1240000 0x100>, <0x1250000 0x100>, <0x1260000 0x100>, <0x1270000 0x100>, <0x1280000 0x100>, <0x1800000 0x80000>, <0x1880000 0x10000>, <0x1040000 0x10000>, <0x1050000 0x10000>, <0x1060000 0x10000>, <0x1a0 0x1c4>; reg-names = "sys", "rew", "qs", "ptp", "port0", "port1", "port2", "port3", "port4", "port5", "port6", "port7", "port8", "port9", "port10", "qsys", "ana", "s0", "s1", "s2", "fdma"; interrupts = <18 21 22 16>; interrupt-names = "ptp_rdy", "xtr", "inj", "fdma"; ethernet-ports { #address-cells = <1>; #size-cells = <0>; port0: port@0 { reg = <0>; status = "disabled"; }; port1: port@1 { reg = <1>; status = "disabled"; }; port2: port@2 { reg = <2>; status = "disabled"; }; port3: port@3 { reg = <3>; status = "disabled"; }; port4: port@4 { reg = <4>; status = "disabled"; }; port5: port@5 { reg = <5>; status = "disabled"; }; port6: port@6 { reg = <6>; status = "disabled"; }; port7: port@7 { reg = <7>; status = "disabled"; }; port8: port@8 { reg = <8>; status = "disabled"; }; port9: port@9 { reg = <9>; status = "disabled"; }; port10: port@10 { reg = <10>; status = "disabled"; }; }; }; reset@1070008 { compatible = "mscc,ocelot-chip-reset"; reg = <0x1070008 0x4>; }; gpio: pinctrl@1070034 { compatible = "mscc,ocelot-pinctrl"; reg = <0x1070034 0x68>; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&gpio 0 0 22>; interrupt-controller; interrupts = <13>; #interrupt-cells = <2>; i2c_pins: i2c-pins { pins = "GPIO_16", "GPIO_17"; function = "twi"; }; uart_pins: uart-pins { pins = "GPIO_6", "GPIO_7"; function = "uart"; }; uart2_pins: uart2-pins { pins = "GPIO_12", "GPIO_13"; function = "uart2"; }; miim1_pins: miim1-pins { pins = "GPIO_14", "GPIO_15"; function = "miim"; }; }; mdio0: mdio@107009c { #address-cells = <1>; #size-cells = <0>; compatible = "mscc,ocelot-miim"; reg = <0x107009c 0x24>, <0x10700f0 0x8>; interrupts = <14>; status = "disabled"; phy0: ethernet-phy@0 { reg = <0>; }; phy1: ethernet-phy@1 { reg = <1>; }; phy2: ethernet-phy@2 { reg = <2>; }; phy3: ethernet-phy@3 { reg = <3>; }; }; mdio1: mdio@10700c0 { #address-cells = <1>; #size-cells = <0>; compatible = "mscc,ocelot-miim"; reg = <0x10700c0 0x24>; interrupts = <15>; pinctrl-names = "default"; pinctrl-0 = <&miim1_pins>; status = "disabled"; }; hsio: syscon@10d0000 { compatible = "mscc,ocelot-hsio", "syscon", "simple-mfd"; reg = <0x10d0000 0x10000>; serdes: serdes { compatible = "mscc,vsc7514-serdes"; #phy-cells = <2>; }; }; }; }; |