Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 | // SPDX-License-Identifier: GPL-2.0+ OR MIT /* * Apple T8112 "M2" SoC * * Other names: H14G * * Copyright The Asahi Linux Contributors */ #include <dt-bindings/gpio/gpio.h> #include <dt-bindings/interrupt-controller/apple-aic.h> #include <dt-bindings/interrupt-controller/irq.h> #include <dt-bindings/pinctrl/apple.h> #include <dt-bindings/spmi/spmi.h> / { compatible = "apple,t8112", "apple,arm-platform"; #address-cells = <2>; #size-cells = <2>; cpus { #address-cells = <2>; #size-cells = <0>; cpu-map { cluster0 { core0 { cpu = <&cpu_e0>; }; core1 { cpu = <&cpu_e1>; }; core2 { cpu = <&cpu_e2>; }; core3 { cpu = <&cpu_e3>; }; }; cluster1 { core0 { cpu = <&cpu_p0>; }; core1 { cpu = <&cpu_p1>; }; core2 { cpu = <&cpu_p2>; }; core3 { cpu = <&cpu_p3>; }; }; }; cpu_e0: cpu@0 { compatible = "apple,blizzard"; device_type = "cpu"; reg = <0x0 0x0>; enable-method = "spin-table"; cpu-release-addr = <0 0>; /* To be filled by loader */ operating-points-v2 = <&ecluster_opp>; capacity-dmips-mhz = <756>; performance-domains = <&cpufreq_e>; next-level-cache = <&l2_cache_0>; i-cache-size = <0x20000>; d-cache-size = <0x10000>; }; cpu_e1: cpu@1 { compatible = "apple,blizzard"; device_type = "cpu"; reg = <0x0 0x1>; enable-method = "spin-table"; cpu-release-addr = <0 0>; /* To be filled by loader */ operating-points-v2 = <&ecluster_opp>; capacity-dmips-mhz = <756>; performance-domains = <&cpufreq_e>; next-level-cache = <&l2_cache_0>; i-cache-size = <0x20000>; d-cache-size = <0x10000>; }; cpu_e2: cpu@2 { compatible = "apple,blizzard"; device_type = "cpu"; reg = <0x0 0x2>; enable-method = "spin-table"; cpu-release-addr = <0 0>; /* To be filled by loader */ operating-points-v2 = <&ecluster_opp>; capacity-dmips-mhz = <756>; performance-domains = <&cpufreq_e>; next-level-cache = <&l2_cache_0>; i-cache-size = <0x20000>; d-cache-size = <0x10000>; }; cpu_e3: cpu@3 { compatible = "apple,blizzard"; device_type = "cpu"; reg = <0x0 0x3>; enable-method = "spin-table"; cpu-release-addr = <0 0>; /* To be filled by loader */ operating-points-v2 = <&ecluster_opp>; capacity-dmips-mhz = <756>; performance-domains = <&cpufreq_e>; next-level-cache = <&l2_cache_0>; i-cache-size = <0x20000>; d-cache-size = <0x10000>; }; cpu_p0: cpu@10100 { compatible = "apple,avalanche"; device_type = "cpu"; reg = <0x0 0x10100>; enable-method = "spin-table"; cpu-release-addr = <0 0>; /* To be filled by loader */ operating-points-v2 = <&pcluster_opp>; capacity-dmips-mhz = <1024>; performance-domains = <&cpufreq_p>; next-level-cache = <&l2_cache_1>; i-cache-size = <0x30000>; d-cache-size = <0x20000>; }; cpu_p1: cpu@10101 { compatible = "apple,avalanche"; device_type = "cpu"; reg = <0x0 0x10101>; enable-method = "spin-table"; cpu-release-addr = <0 0>; /* To be filled by loader */ operating-points-v2 = <&pcluster_opp>; capacity-dmips-mhz = <1024>; performance-domains = <&cpufreq_p>; next-level-cache = <&l2_cache_1>; i-cache-size = <0x30000>; d-cache-size = <0x20000>; }; cpu_p2: cpu@10102 { compatible = "apple,avalanche"; device_type = "cpu"; reg = <0x0 0x10102>; enable-method = "spin-table"; cpu-release-addr = <0 0>; /* To be filled by loader */ operating-points-v2 = <&pcluster_opp>; capacity-dmips-mhz = <1024>; performance-domains = <&cpufreq_p>; next-level-cache = <&l2_cache_1>; i-cache-size = <0x30000>; d-cache-size = <0x20000>; }; cpu_p3: cpu@10103 { compatible = "apple,avalanche"; device_type = "cpu"; reg = <0x0 0x10103>; enable-method = "spin-table"; cpu-release-addr = <0 0>; /* To be filled by loader */ operating-points-v2 = <&pcluster_opp>; capacity-dmips-mhz = <1024>; performance-domains = <&cpufreq_p>; next-level-cache = <&l2_cache_1>; i-cache-size = <0x30000>; d-cache-size = <0x20000>; }; l2_cache_0: l2-cache-0 { compatible = "cache"; cache-level = <2>; cache-unified; cache-size = <0x400000>; }; l2_cache_1: l2-cache-1 { compatible = "cache"; cache-level = <2>; cache-unified; cache-size = <0x1000000>; }; }; ecluster_opp: opp-table-0 { compatible = "operating-points-v2"; opp-shared; opp01 { opp-hz = /bits/ 64 <600000000>; opp-level = <1>; clock-latency-ns = <7500>; }; opp02 { opp-hz = /bits/ 64 <912000000>; opp-level = <2>; clock-latency-ns = <20000>; }; opp03 { opp-hz = /bits/ 64 <1284000000>; opp-level = <3>; clock-latency-ns = <22000>; }; opp04 { opp-hz = /bits/ 64 <1752000000>; opp-level = <4>; clock-latency-ns = <30000>; }; opp05 { opp-hz = /bits/ 64 <2004000000>; opp-level = <5>; clock-latency-ns = <35000>; }; opp06 { opp-hz = /bits/ 64 <2256000000>; opp-level = <6>; clock-latency-ns = <39000>; }; opp07 { opp-hz = /bits/ 64 <2424000000>; opp-level = <7>; clock-latency-ns = <53000>; }; }; pcluster_opp: opp-table-1 { compatible = "operating-points-v2"; opp-shared; opp01 { opp-hz = /bits/ 64 <660000000>; opp-level = <1>; clock-latency-ns = <9000>; }; opp02 { opp-hz = /bits/ 64 <924000000>; opp-level = <2>; clock-latency-ns = <19000>; }; opp03 { opp-hz = /bits/ 64 <1188000000>; opp-level = <3>; clock-latency-ns = <22000>; }; opp04 { opp-hz = /bits/ 64 <1452000000>; opp-level = <4>; clock-latency-ns = <24000>; }; opp05 { opp-hz = /bits/ 64 <1704000000>; opp-level = <5>; clock-latency-ns = <26000>; }; opp06 { opp-hz = /bits/ 64 <1968000000>; opp-level = <6>; clock-latency-ns = <28000>; }; opp07 { opp-hz = /bits/ 64 <2208000000>; opp-level = <7>; clock-latency-ns = <30000>; }; opp08 { opp-hz = /bits/ 64 <2400000000>; opp-level = <8>; clock-latency-ns = <33000>; }; opp09 { opp-hz = /bits/ 64 <2568000000>; opp-level = <9>; clock-latency-ns = <34000>; }; opp10 { opp-hz = /bits/ 64 <2724000000>; opp-level = <10>; clock-latency-ns = <36000>; }; opp11 { opp-hz = /bits/ 64 <2868000000>; opp-level = <11>; clock-latency-ns = <41000>; }; opp12 { opp-hz = /bits/ 64 <2988000000>; opp-level = <12>; clock-latency-ns = <42000>; }; opp13 { opp-hz = /bits/ 64 <3096000000>; opp-level = <13>; clock-latency-ns = <44000>; }; opp14 { opp-hz = /bits/ 64 <3204000000>; opp-level = <14>; clock-latency-ns = <46000>; }; /* Not available until CPU deep sleep is implemented */ #if 0 opp15 { opp-hz = /bits/ 64 <3324000000>; opp-level = <15>; clock-latency-ns = <62000>; turbo-mode; }; opp16 { opp-hz = /bits/ 64 <3408000000>; opp-level = <16>; clock-latency-ns = <62000>; turbo-mode; }; opp17 { opp-hz = /bits/ 64 <3504000000>; opp-level = <17>; clock-latency-ns = <62000>; turbo-mode; }; #endif }; timer { compatible = "arm,armv8-timer"; interrupt-parent = <&aic>; interrupt-names = "phys", "virt", "hyp-phys", "hyp-virt"; interrupts = <AIC_FIQ AIC_TMR_GUEST_PHYS IRQ_TYPE_LEVEL_HIGH>, <AIC_FIQ AIC_TMR_GUEST_VIRT IRQ_TYPE_LEVEL_HIGH>, <AIC_FIQ AIC_TMR_HV_PHYS IRQ_TYPE_LEVEL_HIGH>, <AIC_FIQ AIC_TMR_HV_VIRT IRQ_TYPE_LEVEL_HIGH>; }; pmu-e { compatible = "apple,blizzard-pmu"; interrupt-parent = <&aic>; interrupts = <AIC_FIQ AIC_CPU_PMU_E IRQ_TYPE_LEVEL_HIGH>; }; pmu-p { compatible = "apple,avalanche-pmu"; interrupt-parent = <&aic>; interrupts = <AIC_FIQ AIC_CPU_PMU_P IRQ_TYPE_LEVEL_HIGH>; }; clkref: clock-ref { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <24000000>; clock-output-names = "clkref"; }; /* * This is a fabulated representation of the input clock * to NCO since we don't know the true clock tree. */ nco_clkref: clock-ref-nco { compatible = "fixed-clock"; #clock-cells = <0>; clock-output-names = "nco_ref"; }; soc { compatible = "simple-bus"; #address-cells = <2>; #size-cells = <2>; ranges; nonposted-mmio; cpufreq_e: cpufreq@210e20000 { compatible = "apple,t8112-cluster-cpufreq", "apple,cluster-cpufreq"; reg = <0x2 0x10e20000 0 0x1000>; #performance-domain-cells = <0>; }; cpufreq_p: cpufreq@211e20000 { compatible = "apple,t8112-cluster-cpufreq", "apple,cluster-cpufreq"; reg = <0x2 0x11e20000 0 0x1000>; #performance-domain-cells = <0>; }; sio_dart: iommu@235004000 { compatible = "apple,t8110-dart"; reg = <0x2 0x35004000 0x0 0x4000>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 769 IRQ_TYPE_LEVEL_HIGH>; #iommu-cells = <1>; power-domains = <&ps_sio_cpu>; }; i2c0: i2c@235010000 { compatible = "apple,t8112-i2c", "apple,i2c"; reg = <0x2 0x35010000 0x0 0x4000>; clocks = <&clkref>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 761 IRQ_TYPE_LEVEL_HIGH>; pinctrl-0 = <&i2c0_pins>; pinctrl-names = "default"; #address-cells = <0x1>; #size-cells = <0x0>; power-domains = <&ps_i2c0>; status = "disabled"; }; i2c1: i2c@235014000 { compatible = "apple,t8112-i2c", "apple,i2c"; reg = <0x2 0x35014000 0x0 0x4000>; clocks = <&clkref>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 762 IRQ_TYPE_LEVEL_HIGH>; pinctrl-0 = <&i2c1_pins>; pinctrl-names = "default"; #address-cells = <0x1>; #size-cells = <0x0>; power-domains = <&ps_i2c1>; status = "disabled"; }; i2c2: i2c@235018000 { compatible = "apple,t8112-i2c", "apple,i2c"; reg = <0x2 0x35018000 0x0 0x4000>; clocks = <&clkref>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 763 IRQ_TYPE_LEVEL_HIGH>; pinctrl-0 = <&i2c2_pins>; pinctrl-names = "default"; #address-cells = <0x1>; #size-cells = <0x0>; power-domains = <&ps_i2c2>; status = "disabled"; }; i2c3: i2c@23501c000 { compatible = "apple,t8112-i2c", "apple,i2c"; reg = <0x2 0x3501c000 0x0 0x4000>; clocks = <&clkref>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 764 IRQ_TYPE_LEVEL_HIGH>; pinctrl-0 = <&i2c3_pins>; pinctrl-names = "default"; #address-cells = <0x1>; #size-cells = <0x0>; power-domains = <&ps_i2c3>; status = "disabled"; }; i2c4: i2c@235020000 { compatible = "apple,t8112-i2c", "apple,i2c"; reg = <0x2 0x35020000 0x0 0x4000>; clocks = <&clkref>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 765 IRQ_TYPE_LEVEL_HIGH>; pinctrl-0 = <&i2c4_pins>; pinctrl-names = "default"; #address-cells = <0x1>; #size-cells = <0x0>; power-domains = <&ps_i2c4>; status = "disabled"; }; fpwm1: pwm@235044000 { compatible = "apple,t8112-fpwm", "apple,s5l-fpwm"; reg = <0x2 0x35044000 0x0 0x4000>; power-domains = <&ps_fpwm1>; clocks = <&clkref>; #pwm-cells = <2>; status = "disabled"; }; serial0: serial@235200000 { compatible = "apple,s5l-uart"; reg = <0x2 0x35200000 0x0 0x1000>; reg-io-width = <4>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 739 IRQ_TYPE_LEVEL_HIGH>; /* * TODO: figure out the clocking properly, there may * be a third selectable clock. */ clocks = <&clkref>, <&clkref>; clock-names = "uart", "clk_uart_baud0"; power-domains = <&ps_uart0>; status = "disabled"; }; serial2: serial@235208000 { compatible = "apple,s5l-uart"; reg = <0x2 0x35208000 0x0 0x1000>; reg-io-width = <4>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 741 IRQ_TYPE_LEVEL_HIGH>; clocks = <&clkref>, <&clkref>; clock-names = "uart", "clk_uart_baud0"; power-domains = <&ps_uart2>; status = "disabled"; }; admac: dma-controller@238200000 { compatible = "apple,t8112-admac", "apple,admac"; reg = <0x2 0x38200000 0x0 0x34000>; dma-channels = <24>; interrupts-extended = <0>, <&aic AIC_IRQ 760 IRQ_TYPE_LEVEL_HIGH>, <0>, <0>; #dma-cells = <1>; iommus = <&sio_dart 2>; power-domains = <&ps_sio_adma>; resets = <&ps_audio_p>; }; mca: i2s@238400000 { compatible = "apple,t8112-mca", "apple,mca"; reg = <0x2 0x38400000 0x0 0x18000>, <0x2 0x38300000 0x0 0x30000>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 753 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 754 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 755 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 756 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 757 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 758 IRQ_TYPE_LEVEL_HIGH>; resets = <&ps_audio_p>; clocks = <&nco 0>, <&nco 1>, <&nco 2>, <&nco 3>, <&nco 4>, <&nco 4>; power-domains = <&ps_audio_p>, <&ps_mca0>, <&ps_mca1>, <&ps_mca2>, <&ps_mca3>, <&ps_mca4>, <&ps_mca5>; dmas = <&admac 0>, <&admac 1>, <&admac 2>, <&admac 3>, <&admac 4>, <&admac 5>, <&admac 6>, <&admac 7>, <&admac 8>, <&admac 9>, <&admac 10>, <&admac 11>, <&admac 12>, <&admac 13>, <&admac 14>, <&admac 15>, <&admac 16>, <&admac 17>, <&admac 18>, <&admac 19>, <&admac 20>, <&admac 21>, <&admac 22>, <&admac 23>; dma-names = "tx0a", "rx0a", "tx0b", "rx0b", "tx1a", "rx1a", "tx1b", "rx1b", "tx2a", "rx2a", "tx2b", "rx2b", "tx3a", "rx3a", "tx3b", "rx3b", "tx4a", "rx4a", "tx4b", "rx4b", "tx5a", "rx5a", "tx5b", "rx5b"; #sound-dai-cells = <1>; }; nco: clock-controller@23b044000 { compatible = "apple,t8112-nco", "apple,nco"; reg = <0x2 0x3b044000 0x0 0x14000>; clocks = <&nco_clkref>; #clock-cells = <1>; }; aic: interrupt-controller@23b0c0000 { compatible = "apple,t8112-aic", "apple,aic2"; #interrupt-cells = <3>; interrupt-controller; reg = <0x2 0x3b0c0000 0x0 0x8000>, <0x2 0x3b0c8000 0x0 0x4>; reg-names = "core", "event"; power-domains = <&ps_aic>; affinities { e-core-pmu-affinity { apple,fiq-index = <AIC_CPU_PMU_E>; cpus = <&cpu_e0 &cpu_e1 &cpu_e2 &cpu_e3>; }; p-core-pmu-affinity { apple,fiq-index = <AIC_CPU_PMU_P>; cpus = <&cpu_p0 &cpu_p1 &cpu_p2 &cpu_p3>; }; }; }; pmgr: power-management@23b700000 { compatible = "apple,t8112-pmgr", "apple,pmgr", "syscon", "simple-mfd"; #address-cells = <1>; #size-cells = <1>; reg = <0x2 0x3b700000 0 0x14000>; /* child nodes are added in t8103-pmgr.dtsi */ }; pinctrl_ap: pinctrl@23c100000 { compatible = "apple,t8112-pinctrl", "apple,pinctrl"; reg = <0x2 0x3c100000 0x0 0x100000>; power-domains = <&ps_gpio>; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&pinctrl_ap 0 0 213>; apple,npins = <213>; interrupt-controller; #interrupt-cells = <2>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 199 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 200 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 201 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 202 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 203 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 204 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 205 IRQ_TYPE_LEVEL_HIGH>; i2c0_pins: i2c0-pins { pinmux = <APPLE_PINMUX(111, 1)>, <APPLE_PINMUX(110, 1)>; }; i2c1_pins: i2c1-pins { pinmux = <APPLE_PINMUX(113, 1)>, <APPLE_PINMUX(112, 1)>; }; i2c2_pins: i2c2-pins { pinmux = <APPLE_PINMUX(87, 1)>, <APPLE_PINMUX(86, 1)>; }; i2c3_pins: i2c3-pins { pinmux = <APPLE_PINMUX(54, 1)>, <APPLE_PINMUX(53, 1)>; }; i2c4_pins: i2c4-pins { pinmux = <APPLE_PINMUX(131, 1)>, <APPLE_PINMUX(130, 1)>; }; spi3_pins: spi3-pins { pinmux = <APPLE_PINMUX(46, 1)>, <APPLE_PINMUX(47, 1)>, <APPLE_PINMUX(48, 1)>, <APPLE_PINMUX(49, 1)>; }; pcie_pins: pcie-pins { pinmux = <APPLE_PINMUX(162, 1)>, <APPLE_PINMUX(163, 1)>, <APPLE_PINMUX(164, 1)>; // TODO: 1 more CLKREQs }; }; pinctrl_nub: pinctrl@23d1f0000 { compatible = "apple,t8112-pinctrl", "apple,pinctrl"; reg = <0x2 0x3d1f0000 0x0 0x4000>; power-domains = <&ps_nub_gpio>; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&pinctrl_nub 0 0 24>; apple,npins = <24>; interrupt-controller; #interrupt-cells = <2>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 371 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 372 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 373 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 374 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 375 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 376 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 377 IRQ_TYPE_LEVEL_HIGH>; }; pmgr_mini: power-management@23d280000 { compatible = "apple,t8112-pmgr", "apple,pmgr", "syscon", "simple-mfd"; #address-cells = <1>; #size-cells = <1>; reg = <0x2 0x3d280000 0 0x4000>; /* child nodes are added in t8103-pmgr.dtsi */ }; wdt: watchdog@23d2b0000 { compatible = "apple,t8112-wdt", "apple,wdt"; reg = <0x2 0x3d2b0000 0x0 0x4000>; clocks = <&clkref>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 379 IRQ_TYPE_LEVEL_HIGH>; }; pinctrl_smc: pinctrl@23e820000 { compatible = "apple,t8112-pinctrl", "apple,pinctrl"; reg = <0x2 0x3e820000 0x0 0x4000>; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&pinctrl_smc 0 0 18>; apple,npins = <18>; interrupt-controller; #interrupt-cells = <2>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 490 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 491 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 492 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 493 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 494 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 495 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 496 IRQ_TYPE_LEVEL_HIGH>; }; pinctrl_aop: pinctrl@24a820000 { compatible = "apple,t8112-pinctrl", "apple,pinctrl"; reg = <0x2 0x4a820000 0x0 0x4000>; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&pinctrl_aop 0 0 54>; apple,npins = <54>; interrupt-controller; #interrupt-cells = <2>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 301 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 302 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 303 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 304 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 305 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 306 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 307 IRQ_TYPE_LEVEL_HIGH>; }; ans_mbox: mbox@277408000 { compatible = "apple,t8112-asc-mailbox", "apple,asc-mailbox-v4"; reg = <0x2 0x77408000 0x0 0x4000>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 717 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 718 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 719 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 720 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "send-empty", "send-not-empty", "recv-empty", "recv-not-empty"; #mbox-cells = <0>; power-domains = <&ps_ans>; }; sart: sart@27bc50000 { compatible = "apple,t8112-sart", "apple,t6000-sart"; reg = <0x2 0x7bc50000 0x0 0x10000>; power-domains = <&ps_ans>; }; nvme@27bcc0000 { compatible = "apple,t8112-nvme-ans2", "apple,nvme-ans2"; reg = <0x2 0x7bcc0000 0x0 0x40000>, <0x2 0x77400000 0x0 0x4000>; reg-names = "nvme", "ans"; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 724 IRQ_TYPE_LEVEL_HIGH>; mboxes = <&ans_mbox>; apple,sart = <&sart>; power-domains = <&ps_ans>, <&ps_apcie_st>; power-domain-names = "ans", "apcie0"; resets = <&ps_ans>; }; pcie0_dart: iommu@681008000 { compatible = "apple,t8110-dart"; reg = <0x6 0x81008000 0x0 0x4000>; #iommu-cells = <1>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 782 IRQ_TYPE_LEVEL_HIGH>; power-domains = <&ps_apcie_gp>; }; pcie1_dart: iommu@682008000 { compatible = "apple,t8110-dart"; reg = <0x6 0x82008000 0x0 0x4000>; #iommu-cells = <1>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 785 IRQ_TYPE_LEVEL_HIGH>; power-domains = <&ps_apcie_gp>; status = "disabled"; }; pcie2_dart: iommu@683008000 { compatible = "apple,t8110-dart"; reg = <0x6 0x83008000 0x0 0x4000>; #iommu-cells = <1>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 788 IRQ_TYPE_LEVEL_HIGH>; power-domains = <&ps_apcie_gp>; status = "disabled"; }; pcie3_dart: iommu@684008000 { compatible = "apple,t8110-dart"; reg = <0x6 0x84008000 0x0 0x4000>; #iommu-cells = <1>; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 791 IRQ_TYPE_LEVEL_HIGH>; power-domains = <&ps_apcie_gp>; status = "disabled"; }; pcie0: pcie@690000000 { compatible = "apple,t8112-pcie", "apple,pcie"; device_type = "pci"; reg = <0x6 0x90000000 0x0 0x1000000>, <0x6 0x80000000 0x0 0x100000>, <0x6 0x81000000 0x0 0x4000>, <0x6 0x82000000 0x0 0x4000>, <0x6 0x83000000 0x0 0x4000>, <0x6 0x84000000 0x0 0x4000>; reg-names = "config", "rc", "port0", "port1", "port2", "port3"; interrupt-parent = <&aic>; interrupts = <AIC_IRQ 781 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 784 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 787 IRQ_TYPE_LEVEL_HIGH>, <AIC_IRQ 790 IRQ_TYPE_LEVEL_HIGH>; msi-controller; msi-parent = <&pcie0>; msi-ranges = <&aic AIC_IRQ 793 IRQ_TYPE_EDGE_RISING 32>; iommu-map = <0x100 &pcie0_dart 0 1>, <0x200 &pcie1_dart 1 1>, <0x300 &pcie2_dart 2 1>, <0x400 &pcie3_dart 3 1>; iommu-map-mask = <0xff00>; bus-range = <0 4>; #address-cells = <3>; #size-cells = <2>; ranges = <0x43000000 0x6 0xa0000000 0x6 0xa0000000 0x0 0x20000000>, <0x02000000 0x0 0xc0000000 0x6 0xc0000000 0x0 0x40000000>; power-domains = <&ps_apcie_gp>; pinctrl-0 = <&pcie_pins>; pinctrl-names = "default"; port00: pci@0,0 { device_type = "pci"; reg = <0x0 0x0 0x0 0x0 0x0>; reset-gpios = <&pinctrl_ap 166 GPIO_ACTIVE_LOW>; #address-cells = <3>; #size-cells = <2>; ranges; interrupt-controller; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 7>; interrupt-map = <0 0 0 1 &port00 0 0 0 0>, <0 0 0 2 &port00 0 0 0 1>, <0 0 0 3 &port00 0 0 0 2>, <0 0 0 4 &port00 0 0 0 3>; }; port01: pci@1,0 { device_type = "pci"; reg = <0x800 0x0 0x0 0x0 0x0>; reset-gpios = <&pinctrl_ap 167 GPIO_ACTIVE_LOW>; #address-cells = <3>; #size-cells = <2>; ranges; interrupt-controller; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 7>; interrupt-map = <0 0 0 1 &port01 0 0 0 0>, <0 0 0 2 &port01 0 0 0 1>, <0 0 0 3 &port01 0 0 0 2>, <0 0 0 4 &port01 0 0 0 3>; status = "disabled"; }; port02: pci@2,0 { device_type = "pci"; reg = <0x1000 0x0 0x0 0x0 0x0>; reset-gpios = <&pinctrl_ap 168 GPIO_ACTIVE_LOW>; #address-cells = <3>; #size-cells = <2>; ranges; interrupt-controller; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 7>; interrupt-map = <0 0 0 1 &port02 0 0 0 0>, <0 0 0 2 &port02 0 0 0 1>, <0 0 0 3 &port02 0 0 0 2>, <0 0 0 4 &port02 0 0 0 3>; status = "disabled"; }; /* TODO: GPIO unknown */ port03: pci@3,0 { device_type = "pci"; reg = <0x1800 0x0 0x0 0x0 0x0>; //reset-gpios = <&pinctrl_ap 33 GPIO_ACTIVE_LOW>; #address-cells = <3>; #size-cells = <2>; ranges; interrupt-controller; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 7>; interrupt-map = <0 0 0 1 &port03 0 0 0 0>, <0 0 0 2 &port03 0 0 0 1>, <0 0 0 3 &port03 0 0 0 2>, <0 0 0 4 &port03 0 0 0 3>; status = "disabled"; }; }; }; }; #include "t8112-pmgr.dtsi" |