Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 | // SPDX-License-Identifier: GPL-2.0-only /* * Intel Tangier GPIO driver * * Copyright (c) 2016, 2021, 2023 Intel Corporation. * * Authors: Andy Shevchenko <andriy.shevchenko@linux.intel.com> * Pandith N <pandith.n@intel.com> * Raag Jadav <raag.jadav@intel.com> */ #include <linux/bitops.h> #include <linux/device.h> #include <linux/errno.h> #include <linux/export.h> #include <linux/interrupt.h> #include <linux/io.h> #include <linux/irq.h> #include <linux/math.h> #include <linux/module.h> #include <linux/pinctrl/pinconf-generic.h> #include <linux/spinlock.h> #include <linux/string_helpers.h> #include <linux/types.h> #include <linux/gpio/driver.h> #include "gpio-tangier.h" #define GCCR 0x000 /* Controller configuration */ #define GPLR 0x004 /* Pin level r/o */ #define GPDR 0x01c /* Pin direction */ #define GPSR 0x034 /* Pin set w/o */ #define GPCR 0x04c /* Pin clear w/o */ #define GRER 0x064 /* Rising edge detect */ #define GFER 0x07c /* Falling edge detect */ #define GFBR 0x094 /* Glitch filter bypass */ #define GIMR 0x0ac /* Interrupt mask */ #define GISR 0x0c4 /* Interrupt source */ #define GITR 0x300 /* Input type */ #define GLPR 0x318 /* Level input polarity */ /** * struct tng_gpio_context - Context to be saved during suspend-resume * @level: Pin level * @gpdr: Pin direction * @grer: Rising edge detect enable * @gfer: Falling edge detect enable * @gimr: Interrupt mask * @gwmr: Wake mask */ struct tng_gpio_context { u32 level; u32 gpdr; u32 grer; u32 gfer; u32 gimr; u32 gwmr; }; static void __iomem *gpio_reg(struct gpio_chip *chip, unsigned int offset, unsigned int reg) { struct tng_gpio *priv = gpiochip_get_data(chip); u8 reg_offset = offset / 32; return priv->reg_base + reg + reg_offset * 4; } static void __iomem *gpio_reg_and_bit(struct gpio_chip *chip, unsigned int offset, unsigned int reg, u8 *bit) { struct tng_gpio *priv = gpiochip_get_data(chip); u8 reg_offset = offset / 32; u8 shift = offset % 32; *bit = shift; return priv->reg_base + reg + reg_offset * 4; } static int tng_gpio_get(struct gpio_chip *chip, unsigned int offset) { void __iomem *gplr; u8 shift; gplr = gpio_reg_and_bit(chip, offset, GPLR, &shift); return !!(readl(gplr) & BIT(shift)); } static void tng_gpio_set(struct gpio_chip *chip, unsigned int offset, int value) { struct tng_gpio *priv = gpiochip_get_data(chip); unsigned long flags; void __iomem *reg; u8 shift; reg = gpio_reg_and_bit(chip, offset, value ? GPSR : GPCR, &shift); raw_spin_lock_irqsave(&priv->lock, flags); writel(BIT(shift), reg); raw_spin_unlock_irqrestore(&priv->lock, flags); } static int tng_gpio_direction_input(struct gpio_chip *chip, unsigned int offset) { struct tng_gpio *priv = gpiochip_get_data(chip); unsigned long flags; void __iomem *gpdr; u32 value; u8 shift; gpdr = gpio_reg_and_bit(chip, offset, GPDR, &shift); raw_spin_lock_irqsave(&priv->lock, flags); value = readl(gpdr); value &= ~BIT(shift); writel(value, gpdr); raw_spin_unlock_irqrestore(&priv->lock, flags); return 0; } static int tng_gpio_direction_output(struct gpio_chip *chip, unsigned int offset, int value) { struct tng_gpio *priv = gpiochip_get_data(chip); unsigned long flags; void __iomem *gpdr; u8 shift; gpdr = gpio_reg_and_bit(chip, offset, GPDR, &shift); tng_gpio_set(chip, offset, value); raw_spin_lock_irqsave(&priv->lock, flags); value = readl(gpdr); value |= BIT(shift); writel(value, gpdr); raw_spin_unlock_irqrestore(&priv->lock, flags); return 0; } static int tng_gpio_get_direction(struct gpio_chip *chip, unsigned int offset) { void __iomem *gpdr; u8 shift; gpdr = gpio_reg_and_bit(chip, offset, GPDR, &shift); if (readl(gpdr) & BIT(shift)) return GPIO_LINE_DIRECTION_OUT; return GPIO_LINE_DIRECTION_IN; } static int tng_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset, unsigned int debounce) { struct tng_gpio *priv = gpiochip_get_data(chip); unsigned long flags; void __iomem *gfbr; u32 value; u8 shift; gfbr = gpio_reg_and_bit(chip, offset, GFBR, &shift); raw_spin_lock_irqsave(&priv->lock, flags); value = readl(gfbr); if (debounce) value &= ~BIT(shift); else value |= BIT(shift); writel(value, gfbr); raw_spin_unlock_irqrestore(&priv->lock, flags); return 0; } static int tng_gpio_set_config(struct gpio_chip *chip, unsigned int offset, unsigned long config) { u32 debounce; switch (pinconf_to_config_param(config)) { case PIN_CONFIG_BIAS_DISABLE: case PIN_CONFIG_BIAS_PULL_UP: case PIN_CONFIG_BIAS_PULL_DOWN: return gpiochip_generic_config(chip, offset, config); case PIN_CONFIG_INPUT_DEBOUNCE: debounce = pinconf_to_config_argument(config); return tng_gpio_set_debounce(chip, offset, debounce); default: return -ENOTSUPP; } } static void tng_irq_ack(struct irq_data *d) { struct tng_gpio *priv = irq_data_get_irq_chip_data(d); irq_hw_number_t gpio = irqd_to_hwirq(d); unsigned long flags; void __iomem *gisr; u8 shift; gisr = gpio_reg_and_bit(&priv->chip, gpio, GISR, &shift); raw_spin_lock_irqsave(&priv->lock, flags); writel(BIT(shift), gisr); raw_spin_unlock_irqrestore(&priv->lock, flags); } static void tng_irq_unmask_mask(struct tng_gpio *priv, u32 gpio, bool unmask) { unsigned long flags; void __iomem *gimr; u32 value; u8 shift; gimr = gpio_reg_and_bit(&priv->chip, gpio, GIMR, &shift); raw_spin_lock_irqsave(&priv->lock, flags); value = readl(gimr); if (unmask) value |= BIT(shift); else value &= ~BIT(shift); writel(value, gimr); raw_spin_unlock_irqrestore(&priv->lock, flags); } static void tng_irq_mask(struct irq_data *d) { struct tng_gpio *priv = irq_data_get_irq_chip_data(d); irq_hw_number_t gpio = irqd_to_hwirq(d); tng_irq_unmask_mask(priv, gpio, false); gpiochip_disable_irq(&priv->chip, gpio); } static void tng_irq_unmask(struct irq_data *d) { struct tng_gpio *priv = irq_data_get_irq_chip_data(d); irq_hw_number_t gpio = irqd_to_hwirq(d); gpiochip_enable_irq(&priv->chip, gpio); tng_irq_unmask_mask(priv, gpio, true); } static int tng_irq_set_type(struct irq_data *d, unsigned int type) { struct gpio_chip *gc = irq_data_get_irq_chip_data(d); struct tng_gpio *priv = gpiochip_get_data(gc); irq_hw_number_t gpio = irqd_to_hwirq(d); void __iomem *grer = gpio_reg(&priv->chip, gpio, GRER); void __iomem *gfer = gpio_reg(&priv->chip, gpio, GFER); void __iomem *gitr = gpio_reg(&priv->chip, gpio, GITR); void __iomem *glpr = gpio_reg(&priv->chip, gpio, GLPR); u8 shift = gpio % 32; unsigned long flags; u32 value; raw_spin_lock_irqsave(&priv->lock, flags); value = readl(grer); if (type & IRQ_TYPE_EDGE_RISING) value |= BIT(shift); else value &= ~BIT(shift); writel(value, grer); value = readl(gfer); if (type & IRQ_TYPE_EDGE_FALLING) value |= BIT(shift); else value &= ~BIT(shift); writel(value, gfer); /* * To prevent glitches from triggering an unintended level interrupt, * configure GLPR register first and then configure GITR. */ value = readl(glpr); if (type & IRQ_TYPE_LEVEL_LOW) value |= BIT(shift); else value &= ~BIT(shift); writel(value, glpr); if (type & IRQ_TYPE_LEVEL_MASK) { value = readl(gitr); value |= BIT(shift); writel(value, gitr); irq_set_handler_locked(d, handle_level_irq); } else if (type & IRQ_TYPE_EDGE_BOTH) { value = readl(gitr); value &= ~BIT(shift); writel(value, gitr); irq_set_handler_locked(d, handle_edge_irq); } raw_spin_unlock_irqrestore(&priv->lock, flags); return 0; } static int tng_irq_set_wake(struct irq_data *d, unsigned int on) { struct gpio_chip *gc = irq_data_get_irq_chip_data(d); struct tng_gpio *priv = gpiochip_get_data(gc); irq_hw_number_t gpio = irqd_to_hwirq(d); void __iomem *gwmr = gpio_reg(&priv->chip, gpio, priv->wake_regs.gwmr); void __iomem *gwsr = gpio_reg(&priv->chip, gpio, priv->wake_regs.gwsr); u8 shift = gpio % 32; unsigned long flags; u32 value; raw_spin_lock_irqsave(&priv->lock, flags); /* Clear the existing wake status */ writel(BIT(shift), gwsr); value = readl(gwmr); if (on) value |= BIT(shift); else value &= ~BIT(shift); writel(value, gwmr); raw_spin_unlock_irqrestore(&priv->lock, flags); dev_dbg(priv->dev, "%s wake for gpio %lu\n", str_enable_disable(on), gpio); return 0; } static const struct irq_chip tng_irqchip = { .name = "gpio-tangier", .irq_ack = tng_irq_ack, .irq_mask = tng_irq_mask, .irq_unmask = tng_irq_unmask, .irq_set_type = tng_irq_set_type, .irq_set_wake = tng_irq_set_wake, .flags = IRQCHIP_IMMUTABLE, GPIOCHIP_IRQ_RESOURCE_HELPERS, }; static void tng_irq_handler(struct irq_desc *desc) { struct gpio_chip *gc = irq_desc_get_handler_data(desc); struct tng_gpio *priv = gpiochip_get_data(gc); struct irq_chip *irqchip = irq_desc_get_chip(desc); unsigned long base, gpio; chained_irq_enter(irqchip, desc); /* Check GPIO controller to check which pin triggered the interrupt */ for (base = 0; base < priv->chip.ngpio; base += 32) { void __iomem *gisr = gpio_reg(&priv->chip, base, GISR); void __iomem *gimr = gpio_reg(&priv->chip, base, GIMR); unsigned long pending, enabled; pending = readl(gisr); enabled = readl(gimr); /* Only interrupts that are enabled */ pending &= enabled; for_each_set_bit(gpio, &pending, 32) generic_handle_domain_irq(gc->irq.domain, base + gpio); } chained_irq_exit(irqchip, desc); } static int tng_irq_init_hw(struct gpio_chip *chip) { struct tng_gpio *priv = gpiochip_get_data(chip); void __iomem *reg; unsigned int base; for (base = 0; base < priv->chip.ngpio; base += 32) { /* Clear the rising-edge detect register */ reg = gpio_reg(&priv->chip, base, GRER); writel(0, reg); /* Clear the falling-edge detect register */ reg = gpio_reg(&priv->chip, base, GFER); writel(0, reg); } return 0; } static int tng_gpio_add_pin_ranges(struct gpio_chip *chip) { struct tng_gpio *priv = gpiochip_get_data(chip); const struct tng_gpio_pinrange *range; unsigned int i; int ret; for (i = 0; i < priv->pin_info.nranges; i++) { range = &priv->pin_info.pin_ranges[i]; ret = gpiochip_add_pin_range(&priv->chip, priv->pin_info.name, range->gpio_base, range->pin_base, range->npins); if (ret) { dev_err(priv->dev, "failed to add GPIO pin range\n"); return ret; } } return 0; } int devm_tng_gpio_probe(struct device *dev, struct tng_gpio *gpio) { const struct tng_gpio_info *info = &gpio->info; size_t nctx = DIV_ROUND_UP(info->ngpio, 32); struct gpio_irq_chip *girq; int ret; gpio->ctx = devm_kcalloc(dev, nctx, sizeof(*gpio->ctx), GFP_KERNEL); if (!gpio->ctx) return -ENOMEM; gpio->chip.label = dev_name(dev); gpio->chip.parent = dev; gpio->chip.request = gpiochip_generic_request; gpio->chip.free = gpiochip_generic_free; gpio->chip.direction_input = tng_gpio_direction_input; gpio->chip.direction_output = tng_gpio_direction_output; gpio->chip.get = tng_gpio_get; gpio->chip.set = tng_gpio_set; gpio->chip.get_direction = tng_gpio_get_direction; gpio->chip.set_config = tng_gpio_set_config; gpio->chip.base = info->base; gpio->chip.ngpio = info->ngpio; gpio->chip.can_sleep = false; gpio->chip.add_pin_ranges = tng_gpio_add_pin_ranges; raw_spin_lock_init(&gpio->lock); girq = &gpio->chip.irq; gpio_irq_chip_set_chip(girq, &tng_irqchip); girq->init_hw = tng_irq_init_hw; girq->parent_handler = tng_irq_handler; girq->num_parents = 1; girq->parents = devm_kcalloc(dev, girq->num_parents, sizeof(*girq->parents), GFP_KERNEL); if (!girq->parents) return -ENOMEM; girq->parents[0] = gpio->irq; girq->first = info->first; girq->default_type = IRQ_TYPE_NONE; girq->handler = handle_bad_irq; ret = devm_gpiochip_add_data(dev, &gpio->chip, gpio); if (ret) return dev_err_probe(dev, ret, "gpiochip_add error\n"); return 0; } EXPORT_SYMBOL_NS_GPL(devm_tng_gpio_probe, GPIO_TANGIER); int tng_gpio_suspend(struct device *dev) { struct tng_gpio *priv = dev_get_drvdata(dev); struct tng_gpio_context *ctx = priv->ctx; unsigned long flags; unsigned int base; raw_spin_lock_irqsave(&priv->lock, flags); for (base = 0; base < priv->chip.ngpio; base += 32, ctx++) { /* GPLR is RO, values read will be restored using GPSR */ ctx->level = readl(gpio_reg(&priv->chip, base, GPLR)); ctx->gpdr = readl(gpio_reg(&priv->chip, base, GPDR)); ctx->grer = readl(gpio_reg(&priv->chip, base, GRER)); ctx->gfer = readl(gpio_reg(&priv->chip, base, GFER)); ctx->gimr = readl(gpio_reg(&priv->chip, base, GIMR)); ctx->gwmr = readl(gpio_reg(&priv->chip, base, priv->wake_regs.gwmr)); } raw_spin_unlock_irqrestore(&priv->lock, flags); return 0; } EXPORT_SYMBOL_NS_GPL(tng_gpio_suspend, GPIO_TANGIER); int tng_gpio_resume(struct device *dev) { struct tng_gpio *priv = dev_get_drvdata(dev); struct tng_gpio_context *ctx = priv->ctx; unsigned long flags; unsigned int base; raw_spin_lock_irqsave(&priv->lock, flags); for (base = 0; base < priv->chip.ngpio; base += 32, ctx++) { /* GPLR is RO, values read will be restored using GPSR */ writel(ctx->level, gpio_reg(&priv->chip, base, GPSR)); writel(ctx->gpdr, gpio_reg(&priv->chip, base, GPDR)); writel(ctx->grer, gpio_reg(&priv->chip, base, GRER)); writel(ctx->gfer, gpio_reg(&priv->chip, base, GFER)); writel(ctx->gimr, gpio_reg(&priv->chip, base, GIMR)); writel(ctx->gwmr, gpio_reg(&priv->chip, base, priv->wake_regs.gwmr)); } raw_spin_unlock_irqrestore(&priv->lock, flags); return 0; } EXPORT_SYMBOL_NS_GPL(tng_gpio_resume, GPIO_TANGIER); MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>"); MODULE_AUTHOR("Pandith N <pandith.n@intel.com>"); MODULE_AUTHOR("Raag Jadav <raag.jadav@intel.com>"); MODULE_DESCRIPTION("Intel Tangier GPIO driver"); MODULE_LICENSE("GPL"); |