Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 | /***********************license start*************** * Author: Cavium Networks * * Contact: support@caviumnetworks.com * This file is part of the OCTEON SDK * * Copyright (c) 2003-2012 Cavium Networks * * This file is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License, Version 2, as * published by the Free Software Foundation. * * This file is distributed in the hope that it will be useful, but * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or * NONINFRINGEMENT. See the GNU General Public License for more * details. * * You should have received a copy of the GNU General Public License * along with this file; if not, write to the Free Software * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA * or visit http://www.gnu.org/licenses/. * * This file may also be available under a different license from Cavium. * Contact Cavium Networks for more information ***********************license end**************************************/ #ifndef __CVMX_LED_DEFS_H__ #define __CVMX_LED_DEFS_H__ #define CVMX_LED_BLINK (CVMX_ADD_IO_SEG(0x0001180000001A48ull)) #define CVMX_LED_CLK_PHASE (CVMX_ADD_IO_SEG(0x0001180000001A08ull)) #define CVMX_LED_CYLON (CVMX_ADD_IO_SEG(0x0001180000001AF8ull)) #define CVMX_LED_DBG (CVMX_ADD_IO_SEG(0x0001180000001A18ull)) #define CVMX_LED_EN (CVMX_ADD_IO_SEG(0x0001180000001A00ull)) #define CVMX_LED_POLARITY (CVMX_ADD_IO_SEG(0x0001180000001A50ull)) #define CVMX_LED_PRT (CVMX_ADD_IO_SEG(0x0001180000001A10ull)) #define CVMX_LED_PRT_FMT (CVMX_ADD_IO_SEG(0x0001180000001A30ull)) #define CVMX_LED_PRT_STATUSX(offset) (CVMX_ADD_IO_SEG(0x0001180000001A80ull) + ((offset) & 7) * 8) #define CVMX_LED_UDD_CNTX(offset) (CVMX_ADD_IO_SEG(0x0001180000001A20ull) + ((offset) & 1) * 8) #define CVMX_LED_UDD_DATX(offset) (CVMX_ADD_IO_SEG(0x0001180000001A38ull) + ((offset) & 1) * 8) #define CVMX_LED_UDD_DAT_CLRX(offset) (CVMX_ADD_IO_SEG(0x0001180000001AC8ull) + ((offset) & 1) * 16) #define CVMX_LED_UDD_DAT_SETX(offset) (CVMX_ADD_IO_SEG(0x0001180000001AC0ull) + ((offset) & 1) * 16) union cvmx_led_blink { uint64_t u64; struct cvmx_led_blink_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_8_63:56; uint64_t rate:8; #else uint64_t rate:8; uint64_t reserved_8_63:56; #endif } s; }; union cvmx_led_clk_phase { uint64_t u64; struct cvmx_led_clk_phase_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_7_63:57; uint64_t phase:7; #else uint64_t phase:7; uint64_t reserved_7_63:57; #endif } s; }; union cvmx_led_cylon { uint64_t u64; struct cvmx_led_cylon_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_16_63:48; uint64_t rate:16; #else uint64_t rate:16; uint64_t reserved_16_63:48; #endif } s; }; union cvmx_led_dbg { uint64_t u64; struct cvmx_led_dbg_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_1_63:63; uint64_t dbg_en:1; #else uint64_t dbg_en:1; uint64_t reserved_1_63:63; #endif } s; }; union cvmx_led_en { uint64_t u64; struct cvmx_led_en_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_1_63:63; uint64_t en:1; #else uint64_t en:1; uint64_t reserved_1_63:63; #endif } s; }; union cvmx_led_polarity { uint64_t u64; struct cvmx_led_polarity_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_1_63:63; uint64_t polarity:1; #else uint64_t polarity:1; uint64_t reserved_1_63:63; #endif } s; }; union cvmx_led_prt { uint64_t u64; struct cvmx_led_prt_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_8_63:56; uint64_t prt_en:8; #else uint64_t prt_en:8; uint64_t reserved_8_63:56; #endif } s; }; union cvmx_led_prt_fmt { uint64_t u64; struct cvmx_led_prt_fmt_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_4_63:60; uint64_t format:4; #else uint64_t format:4; uint64_t reserved_4_63:60; #endif } s; }; union cvmx_led_prt_statusx { uint64_t u64; struct cvmx_led_prt_statusx_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_6_63:58; uint64_t status:6; #else uint64_t status:6; uint64_t reserved_6_63:58; #endif } s; }; union cvmx_led_udd_cntx { uint64_t u64; struct cvmx_led_udd_cntx_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_6_63:58; uint64_t cnt:6; #else uint64_t cnt:6; uint64_t reserved_6_63:58; #endif } s; }; union cvmx_led_udd_datx { uint64_t u64; struct cvmx_led_udd_datx_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_32_63:32; uint64_t dat:32; #else uint64_t dat:32; uint64_t reserved_32_63:32; #endif } s; }; union cvmx_led_udd_dat_clrx { uint64_t u64; struct cvmx_led_udd_dat_clrx_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_32_63:32; uint64_t clr:32; #else uint64_t clr:32; uint64_t reserved_32_63:32; #endif } s; }; union cvmx_led_udd_dat_setx { uint64_t u64; struct cvmx_led_udd_dat_setx_s { #ifdef __BIG_ENDIAN_BITFIELD uint64_t reserved_32_63:32; uint64_t set:32; #else uint64_t set:32; uint64_t reserved_32_63:32; #endif } s; }; #endif |