Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 | // SPDX-License-Identifier: BSD-3-Clause /* Copyright 2016-2018 NXP * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com> */ #include <linux/packing.h> #include "sja1105.h" #define SJA1105_SIZE_CGU_CMD 4 #define SJA1110_BASE_MCSS_CLK SJA1110_CGU_ADDR(0x70) #define SJA1110_BASE_TIMER_CLK SJA1110_CGU_ADDR(0x74) /* Common structure for CFG_PAD_MIIx_RX and CFG_PAD_MIIx_TX */ struct sja1105_cfg_pad_mii { u64 d32_os; u64 d32_ih; u64 d32_ipud; u64 d10_ih; u64 d10_os; u64 d10_ipud; u64 ctrl_os; u64 ctrl_ih; u64 ctrl_ipud; u64 clk_os; u64 clk_ih; u64 clk_ipud; }; struct sja1105_cfg_pad_mii_id { u64 rxc_stable_ovr; u64 rxc_delay; u64 rxc_bypass; u64 rxc_pd; u64 txc_stable_ovr; u64 txc_delay; u64 txc_bypass; u64 txc_pd; }; /* UM10944 Table 82. * IDIV_0_C to IDIV_4_C control registers * (addr. 10000Bh to 10000Fh) */ struct sja1105_cgu_idiv { u64 clksrc; u64 autoblock; u64 idiv; u64 pd; }; /* PLL_1_C control register * * SJA1105 E/T: UM10944 Table 81 (address 10000Ah) * SJA1105 P/Q/R/S: UM11040 Table 116 (address 10000Ah) */ struct sja1105_cgu_pll_ctrl { u64 pllclksrc; u64 msel; u64 autoblock; u64 psel; u64 direct; u64 fbsel; u64 bypass; u64 pd; }; struct sja1110_cgu_outclk { u64 clksrc; u64 autoblock; u64 pd; }; enum { CLKSRC_MII0_TX_CLK = 0x00, CLKSRC_MII0_RX_CLK = 0x01, CLKSRC_MII1_TX_CLK = 0x02, CLKSRC_MII1_RX_CLK = 0x03, CLKSRC_MII2_TX_CLK = 0x04, CLKSRC_MII2_RX_CLK = 0x05, CLKSRC_MII3_TX_CLK = 0x06, CLKSRC_MII3_RX_CLK = 0x07, CLKSRC_MII4_TX_CLK = 0x08, CLKSRC_MII4_RX_CLK = 0x09, CLKSRC_PLL0 = 0x0B, CLKSRC_PLL1 = 0x0E, CLKSRC_IDIV0 = 0x11, CLKSRC_IDIV1 = 0x12, CLKSRC_IDIV2 = 0x13, CLKSRC_IDIV3 = 0x14, CLKSRC_IDIV4 = 0x15, }; /* UM10944 Table 83. * MIIx clock control registers 1 to 30 * (addresses 100013h to 100035h) */ struct sja1105_cgu_mii_ctrl { u64 clksrc; u64 autoblock; u64 pd; }; static void sja1105_cgu_idiv_packing(void *buf, struct sja1105_cgu_idiv *idiv, enum packing_op op) { const int size = 4; sja1105_packing(buf, &idiv->clksrc, 28, 24, size, op); sja1105_packing(buf, &idiv->autoblock, 11, 11, size, op); sja1105_packing(buf, &idiv->idiv, 5, 2, size, op); sja1105_packing(buf, &idiv->pd, 0, 0, size, op); } static int sja1105_cgu_idiv_config(struct sja1105_private *priv, int port, bool enabled, int factor) { const struct sja1105_regs *regs = priv->info->regs; struct device *dev = priv->ds->dev; struct sja1105_cgu_idiv idiv; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; if (regs->cgu_idiv[port] == SJA1105_RSV_ADDR) return 0; if (enabled && factor != 1 && factor != 10) { dev_err(dev, "idiv factor must be 1 or 10\n"); return -ERANGE; } /* Payload for packed_buf */ idiv.clksrc = 0x0A; /* 25MHz */ idiv.autoblock = 1; /* Block clk automatically */ idiv.idiv = factor - 1; /* Divide by 1 or 10 */ idiv.pd = enabled ? 0 : 1; /* Power down? */ sja1105_cgu_idiv_packing(packed_buf, &idiv, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->cgu_idiv[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static void sja1105_cgu_mii_control_packing(void *buf, struct sja1105_cgu_mii_ctrl *cmd, enum packing_op op) { const int size = 4; sja1105_packing(buf, &cmd->clksrc, 28, 24, size, op); sja1105_packing(buf, &cmd->autoblock, 11, 11, size, op); sja1105_packing(buf, &cmd->pd, 0, 0, size, op); } static int sja1105_cgu_mii_tx_clk_config(struct sja1105_private *priv, int port, sja1105_mii_role_t role) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cgu_mii_ctrl mii_tx_clk; static const int mac_clk_sources[] = { CLKSRC_MII0_TX_CLK, CLKSRC_MII1_TX_CLK, CLKSRC_MII2_TX_CLK, CLKSRC_MII3_TX_CLK, CLKSRC_MII4_TX_CLK, }; static const int phy_clk_sources[] = { CLKSRC_IDIV0, CLKSRC_IDIV1, CLKSRC_IDIV2, CLKSRC_IDIV3, CLKSRC_IDIV4, }; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; int clksrc; if (regs->mii_tx_clk[port] == SJA1105_RSV_ADDR) return 0; if (role == XMII_MAC) clksrc = mac_clk_sources[port]; else clksrc = phy_clk_sources[port]; /* Payload for packed_buf */ mii_tx_clk.clksrc = clksrc; mii_tx_clk.autoblock = 1; /* Autoblock clk while changing clksrc */ mii_tx_clk.pd = 0; /* Power Down off => enabled */ sja1105_cgu_mii_control_packing(packed_buf, &mii_tx_clk, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->mii_tx_clk[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static int sja1105_cgu_mii_rx_clk_config(struct sja1105_private *priv, int port) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cgu_mii_ctrl mii_rx_clk; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; static const int clk_sources[] = { CLKSRC_MII0_RX_CLK, CLKSRC_MII1_RX_CLK, CLKSRC_MII2_RX_CLK, CLKSRC_MII3_RX_CLK, CLKSRC_MII4_RX_CLK, }; if (regs->mii_rx_clk[port] == SJA1105_RSV_ADDR) return 0; /* Payload for packed_buf */ mii_rx_clk.clksrc = clk_sources[port]; mii_rx_clk.autoblock = 1; /* Autoblock clk while changing clksrc */ mii_rx_clk.pd = 0; /* Power Down off => enabled */ sja1105_cgu_mii_control_packing(packed_buf, &mii_rx_clk, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->mii_rx_clk[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static int sja1105_cgu_mii_ext_tx_clk_config(struct sja1105_private *priv, int port) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cgu_mii_ctrl mii_ext_tx_clk; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; static const int clk_sources[] = { CLKSRC_IDIV0, CLKSRC_IDIV1, CLKSRC_IDIV2, CLKSRC_IDIV3, CLKSRC_IDIV4, }; if (regs->mii_ext_tx_clk[port] == SJA1105_RSV_ADDR) return 0; /* Payload for packed_buf */ mii_ext_tx_clk.clksrc = clk_sources[port]; mii_ext_tx_clk.autoblock = 1; /* Autoblock clk while changing clksrc */ mii_ext_tx_clk.pd = 0; /* Power Down off => enabled */ sja1105_cgu_mii_control_packing(packed_buf, &mii_ext_tx_clk, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->mii_ext_tx_clk[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static int sja1105_cgu_mii_ext_rx_clk_config(struct sja1105_private *priv, int port) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cgu_mii_ctrl mii_ext_rx_clk; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; static const int clk_sources[] = { CLKSRC_IDIV0, CLKSRC_IDIV1, CLKSRC_IDIV2, CLKSRC_IDIV3, CLKSRC_IDIV4, }; if (regs->mii_ext_rx_clk[port] == SJA1105_RSV_ADDR) return 0; /* Payload for packed_buf */ mii_ext_rx_clk.clksrc = clk_sources[port]; mii_ext_rx_clk.autoblock = 1; /* Autoblock clk while changing clksrc */ mii_ext_rx_clk.pd = 0; /* Power Down off => enabled */ sja1105_cgu_mii_control_packing(packed_buf, &mii_ext_rx_clk, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->mii_ext_rx_clk[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static int sja1105_mii_clocking_setup(struct sja1105_private *priv, int port, sja1105_mii_role_t role) { struct device *dev = priv->ds->dev; int rc; dev_dbg(dev, "Configuring MII-%s clocking\n", (role == XMII_MAC) ? "MAC" : "PHY"); /* If role is MAC, disable IDIV * If role is PHY, enable IDIV and configure for 1/1 divider */ rc = sja1105_cgu_idiv_config(priv, port, (role == XMII_PHY), 1); if (rc < 0) return rc; /* Configure CLKSRC of MII_TX_CLK_n * * If role is MAC, select TX_CLK_n * * If role is PHY, select IDIV_n */ rc = sja1105_cgu_mii_tx_clk_config(priv, port, role); if (rc < 0) return rc; /* Configure CLKSRC of MII_RX_CLK_n * Select RX_CLK_n */ rc = sja1105_cgu_mii_rx_clk_config(priv, port); if (rc < 0) return rc; if (role == XMII_PHY) { /* Per MII spec, the PHY (which is us) drives the TX_CLK pin */ /* Configure CLKSRC of EXT_TX_CLK_n * Select IDIV_n */ rc = sja1105_cgu_mii_ext_tx_clk_config(priv, port); if (rc < 0) return rc; /* Configure CLKSRC of EXT_RX_CLK_n * Select IDIV_n */ rc = sja1105_cgu_mii_ext_rx_clk_config(priv, port); if (rc < 0) return rc; } return 0; } static void sja1105_cgu_pll_control_packing(void *buf, struct sja1105_cgu_pll_ctrl *cmd, enum packing_op op) { const int size = 4; sja1105_packing(buf, &cmd->pllclksrc, 28, 24, size, op); sja1105_packing(buf, &cmd->msel, 23, 16, size, op); sja1105_packing(buf, &cmd->autoblock, 11, 11, size, op); sja1105_packing(buf, &cmd->psel, 9, 8, size, op); sja1105_packing(buf, &cmd->direct, 7, 7, size, op); sja1105_packing(buf, &cmd->fbsel, 6, 6, size, op); sja1105_packing(buf, &cmd->bypass, 1, 1, size, op); sja1105_packing(buf, &cmd->pd, 0, 0, size, op); } static int sja1105_cgu_rgmii_tx_clk_config(struct sja1105_private *priv, int port, u64 speed) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cgu_mii_ctrl txc; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; int clksrc; if (regs->rgmii_tx_clk[port] == SJA1105_RSV_ADDR) return 0; if (speed == priv->info->port_speed[SJA1105_SPEED_1000MBPS]) { clksrc = CLKSRC_PLL0; } else { static const int clk_sources[] = { CLKSRC_IDIV0, CLKSRC_IDIV1, CLKSRC_IDIV2, CLKSRC_IDIV3, CLKSRC_IDIV4, }; clksrc = clk_sources[port]; } /* RGMII: 125MHz for 1000, 25MHz for 100, 2.5MHz for 10 */ txc.clksrc = clksrc; /* Autoblock clk while changing clksrc */ txc.autoblock = 1; /* Power Down off => enabled */ txc.pd = 0; sja1105_cgu_mii_control_packing(packed_buf, &txc, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->rgmii_tx_clk[port], packed_buf, SJA1105_SIZE_CGU_CMD); } /* AGU */ static void sja1105_cfg_pad_mii_packing(void *buf, struct sja1105_cfg_pad_mii *cmd, enum packing_op op) { const int size = 4; sja1105_packing(buf, &cmd->d32_os, 28, 27, size, op); sja1105_packing(buf, &cmd->d32_ih, 26, 26, size, op); sja1105_packing(buf, &cmd->d32_ipud, 25, 24, size, op); sja1105_packing(buf, &cmd->d10_os, 20, 19, size, op); sja1105_packing(buf, &cmd->d10_ih, 18, 18, size, op); sja1105_packing(buf, &cmd->d10_ipud, 17, 16, size, op); sja1105_packing(buf, &cmd->ctrl_os, 12, 11, size, op); sja1105_packing(buf, &cmd->ctrl_ih, 10, 10, size, op); sja1105_packing(buf, &cmd->ctrl_ipud, 9, 8, size, op); sja1105_packing(buf, &cmd->clk_os, 4, 3, size, op); sja1105_packing(buf, &cmd->clk_ih, 2, 2, size, op); sja1105_packing(buf, &cmd->clk_ipud, 1, 0, size, op); } static int sja1105_rgmii_cfg_pad_tx_config(struct sja1105_private *priv, int port) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cfg_pad_mii pad_mii_tx = {0}; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; if (regs->pad_mii_tx[port] == SJA1105_RSV_ADDR) return 0; /* Payload */ pad_mii_tx.d32_os = 3; /* TXD[3:2] output stage: */ /* high noise/high speed */ pad_mii_tx.d10_os = 3; /* TXD[1:0] output stage: */ /* high noise/high speed */ pad_mii_tx.d32_ipud = 2; /* TXD[3:2] input stage: */ /* plain input (default) */ pad_mii_tx.d10_ipud = 2; /* TXD[1:0] input stage: */ /* plain input (default) */ pad_mii_tx.ctrl_os = 3; /* TX_CTL / TX_ER output stage */ pad_mii_tx.ctrl_ipud = 2; /* TX_CTL / TX_ER input stage (default) */ pad_mii_tx.clk_os = 3; /* TX_CLK output stage */ pad_mii_tx.clk_ih = 0; /* TX_CLK input hysteresis (default) */ pad_mii_tx.clk_ipud = 2; /* TX_CLK input stage (default) */ sja1105_cfg_pad_mii_packing(packed_buf, &pad_mii_tx, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->pad_mii_tx[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static int sja1105_cfg_pad_rx_config(struct sja1105_private *priv, int port) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cfg_pad_mii pad_mii_rx = {0}; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; if (regs->pad_mii_rx[port] == SJA1105_RSV_ADDR) return 0; /* Payload */ pad_mii_rx.d32_ih = 0; /* RXD[3:2] input stage hysteresis: */ /* non-Schmitt (default) */ pad_mii_rx.d32_ipud = 2; /* RXD[3:2] input weak pull-up/down */ /* plain input (default) */ pad_mii_rx.d10_ih = 0; /* RXD[1:0] input stage hysteresis: */ /* non-Schmitt (default) */ pad_mii_rx.d10_ipud = 2; /* RXD[1:0] input weak pull-up/down */ /* plain input (default) */ pad_mii_rx.ctrl_ih = 0; /* RX_DV/CRS_DV/RX_CTL and RX_ER */ /* input stage hysteresis: */ /* non-Schmitt (default) */ pad_mii_rx.ctrl_ipud = 3; /* RX_DV/CRS_DV/RX_CTL and RX_ER */ /* input stage weak pull-up/down: */ /* pull-down */ pad_mii_rx.clk_os = 2; /* RX_CLK/RXC output stage: */ /* medium noise/fast speed (default) */ pad_mii_rx.clk_ih = 0; /* RX_CLK/RXC input hysteresis: */ /* non-Schmitt (default) */ pad_mii_rx.clk_ipud = 2; /* RX_CLK/RXC input pull-up/down: */ /* plain input (default) */ sja1105_cfg_pad_mii_packing(packed_buf, &pad_mii_rx, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->pad_mii_rx[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static void sja1105_cfg_pad_mii_id_packing(void *buf, struct sja1105_cfg_pad_mii_id *cmd, enum packing_op op) { const int size = SJA1105_SIZE_CGU_CMD; sja1105_packing(buf, &cmd->rxc_stable_ovr, 15, 15, size, op); sja1105_packing(buf, &cmd->rxc_delay, 14, 10, size, op); sja1105_packing(buf, &cmd->rxc_bypass, 9, 9, size, op); sja1105_packing(buf, &cmd->rxc_pd, 8, 8, size, op); sja1105_packing(buf, &cmd->txc_stable_ovr, 7, 7, size, op); sja1105_packing(buf, &cmd->txc_delay, 6, 2, size, op); sja1105_packing(buf, &cmd->txc_bypass, 1, 1, size, op); sja1105_packing(buf, &cmd->txc_pd, 0, 0, size, op); } static void sja1110_cfg_pad_mii_id_packing(void *buf, struct sja1105_cfg_pad_mii_id *cmd, enum packing_op op) { const int size = SJA1105_SIZE_CGU_CMD; u64 range = 4; /* Fields RXC_RANGE and TXC_RANGE select the input frequency range: * 0 = 2.5MHz * 1 = 25MHz * 2 = 50MHz * 3 = 125MHz * 4 = Automatically determined by port speed. * There's no point in defining a structure different than the one for * SJA1105, so just hardcode the frequency range to automatic, just as * before. */ sja1105_packing(buf, &cmd->rxc_stable_ovr, 26, 26, size, op); sja1105_packing(buf, &cmd->rxc_delay, 25, 21, size, op); sja1105_packing(buf, &range, 20, 18, size, op); sja1105_packing(buf, &cmd->rxc_bypass, 17, 17, size, op); sja1105_packing(buf, &cmd->rxc_pd, 16, 16, size, op); sja1105_packing(buf, &cmd->txc_stable_ovr, 10, 10, size, op); sja1105_packing(buf, &cmd->txc_delay, 9, 5, size, op); sja1105_packing(buf, &range, 4, 2, size, op); sja1105_packing(buf, &cmd->txc_bypass, 1, 1, size, op); sja1105_packing(buf, &cmd->txc_pd, 0, 0, size, op); } /* The RGMII delay setup procedure is 2-step and gets called upon each * .phylink_mac_config. Both are strategic. * The reason is that the RX Tunable Delay Line of the SJA1105 MAC has issues * with recovering from a frequency change of the link partner's RGMII clock. * The easiest way to recover from this is to temporarily power down the TDL, * as it will re-lock at the new frequency afterwards. */ int sja1105pqrs_setup_rgmii_delay(const void *ctx, int port) { const struct sja1105_private *priv = ctx; const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cfg_pad_mii_id pad_mii_id = {0}; int rx_delay = priv->rgmii_rx_delay_ps[port]; int tx_delay = priv->rgmii_tx_delay_ps[port]; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; int rc; if (rx_delay) pad_mii_id.rxc_delay = SJA1105_RGMII_DELAY_PS_TO_HW(rx_delay); if (tx_delay) pad_mii_id.txc_delay = SJA1105_RGMII_DELAY_PS_TO_HW(tx_delay); /* Stage 1: Turn the RGMII delay lines off. */ pad_mii_id.rxc_bypass = 1; pad_mii_id.rxc_pd = 1; pad_mii_id.txc_bypass = 1; pad_mii_id.txc_pd = 1; sja1105_cfg_pad_mii_id_packing(packed_buf, &pad_mii_id, PACK); rc = sja1105_xfer_buf(priv, SPI_WRITE, regs->pad_mii_id[port], packed_buf, SJA1105_SIZE_CGU_CMD); if (rc < 0) return rc; /* Stage 2: Turn the RGMII delay lines on. */ if (rx_delay) { pad_mii_id.rxc_bypass = 0; pad_mii_id.rxc_pd = 0; } if (tx_delay) { pad_mii_id.txc_bypass = 0; pad_mii_id.txc_pd = 0; } sja1105_cfg_pad_mii_id_packing(packed_buf, &pad_mii_id, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->pad_mii_id[port], packed_buf, SJA1105_SIZE_CGU_CMD); } int sja1110_setup_rgmii_delay(const void *ctx, int port) { const struct sja1105_private *priv = ctx; const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cfg_pad_mii_id pad_mii_id = {0}; int rx_delay = priv->rgmii_rx_delay_ps[port]; int tx_delay = priv->rgmii_tx_delay_ps[port]; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; pad_mii_id.rxc_pd = 1; pad_mii_id.txc_pd = 1; if (rx_delay) { pad_mii_id.rxc_delay = SJA1105_RGMII_DELAY_PS_TO_HW(rx_delay); /* The "BYPASS" bit in SJA1110 is actually a "don't bypass" */ pad_mii_id.rxc_bypass = 1; pad_mii_id.rxc_pd = 0; } if (tx_delay) { pad_mii_id.txc_delay = SJA1105_RGMII_DELAY_PS_TO_HW(tx_delay); pad_mii_id.txc_bypass = 1; pad_mii_id.txc_pd = 0; } sja1110_cfg_pad_mii_id_packing(packed_buf, &pad_mii_id, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->pad_mii_id[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static int sja1105_rgmii_clocking_setup(struct sja1105_private *priv, int port, sja1105_mii_role_t role) { struct device *dev = priv->ds->dev; struct sja1105_mac_config_entry *mac; u64 speed; int rc; mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; speed = mac[port].speed; dev_dbg(dev, "Configuring port %d RGMII at speed %lldMbps\n", port, speed); if (speed == priv->info->port_speed[SJA1105_SPEED_1000MBPS]) { /* 1000Mbps, IDIV disabled (125 MHz) */ rc = sja1105_cgu_idiv_config(priv, port, false, 1); } else if (speed == priv->info->port_speed[SJA1105_SPEED_100MBPS]) { /* 100Mbps, IDIV enabled, divide by 1 (25 MHz) */ rc = sja1105_cgu_idiv_config(priv, port, true, 1); } else if (speed == priv->info->port_speed[SJA1105_SPEED_10MBPS]) { /* 10Mbps, IDIV enabled, divide by 10 (2.5 MHz) */ rc = sja1105_cgu_idiv_config(priv, port, true, 10); } else if (speed == priv->info->port_speed[SJA1105_SPEED_AUTO]) { /* Skip CGU configuration if there is no speed available * (e.g. link is not established yet) */ dev_dbg(dev, "Speed not available, skipping CGU config\n"); return 0; } else { rc = -EINVAL; } if (rc < 0) { dev_err(dev, "Failed to configure idiv\n"); return rc; } rc = sja1105_cgu_rgmii_tx_clk_config(priv, port, speed); if (rc < 0) { dev_err(dev, "Failed to configure RGMII Tx clock\n"); return rc; } rc = sja1105_rgmii_cfg_pad_tx_config(priv, port); if (rc < 0) { dev_err(dev, "Failed to configure Tx pad registers\n"); return rc; } if (!priv->info->setup_rgmii_delay) return 0; return priv->info->setup_rgmii_delay(priv, port); } static int sja1105_cgu_rmii_ref_clk_config(struct sja1105_private *priv, int port) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cgu_mii_ctrl ref_clk; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; static const int clk_sources[] = { CLKSRC_MII0_TX_CLK, CLKSRC_MII1_TX_CLK, CLKSRC_MII2_TX_CLK, CLKSRC_MII3_TX_CLK, CLKSRC_MII4_TX_CLK, }; if (regs->rmii_ref_clk[port] == SJA1105_RSV_ADDR) return 0; /* Payload for packed_buf */ ref_clk.clksrc = clk_sources[port]; ref_clk.autoblock = 1; /* Autoblock clk while changing clksrc */ ref_clk.pd = 0; /* Power Down off => enabled */ sja1105_cgu_mii_control_packing(packed_buf, &ref_clk, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->rmii_ref_clk[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static int sja1105_cgu_rmii_ext_tx_clk_config(struct sja1105_private *priv, int port) { const struct sja1105_regs *regs = priv->info->regs; struct sja1105_cgu_mii_ctrl ext_tx_clk; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; if (regs->rmii_ext_tx_clk[port] == SJA1105_RSV_ADDR) return 0; /* Payload for packed_buf */ ext_tx_clk.clksrc = CLKSRC_PLL1; ext_tx_clk.autoblock = 1; /* Autoblock clk while changing clksrc */ ext_tx_clk.pd = 0; /* Power Down off => enabled */ sja1105_cgu_mii_control_packing(packed_buf, &ext_tx_clk, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, regs->rmii_ext_tx_clk[port], packed_buf, SJA1105_SIZE_CGU_CMD); } static int sja1105_cgu_rmii_pll_config(struct sja1105_private *priv) { const struct sja1105_regs *regs = priv->info->regs; u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; struct sja1105_cgu_pll_ctrl pll = {0}; struct device *dev = priv->ds->dev; int rc; if (regs->rmii_pll1 == SJA1105_RSV_ADDR) return 0; /* PLL1 must be enabled and output 50 Mhz. * This is done by writing first 0x0A010941 to * the PLL_1_C register and then deasserting * power down (PD) 0x0A010940. */ /* Step 1: PLL1 setup for 50Mhz */ pll.pllclksrc = 0xA; pll.msel = 0x1; pll.autoblock = 0x1; pll.psel = 0x1; pll.direct = 0x0; pll.fbsel = 0x1; pll.bypass = 0x0; pll.pd = 0x1; sja1105_cgu_pll_control_packing(packed_buf, &pll, PACK); rc = sja1105_xfer_buf(priv, SPI_WRITE, regs->rmii_pll1, packed_buf, SJA1105_SIZE_CGU_CMD); if (rc < 0) { dev_err(dev, "failed to configure PLL1 for 50MHz\n"); return rc; } /* Step 2: Enable PLL1 */ pll.pd = 0x0; sja1105_cgu_pll_control_packing(packed_buf, &pll, PACK); rc = sja1105_xfer_buf(priv, SPI_WRITE, regs->rmii_pll1, packed_buf, SJA1105_SIZE_CGU_CMD); if (rc < 0) { dev_err(dev, "failed to enable PLL1\n"); return rc; } return rc; } static int sja1105_rmii_clocking_setup(struct sja1105_private *priv, int port, sja1105_mii_role_t role) { struct device *dev = priv->ds->dev; int rc; dev_dbg(dev, "Configuring RMII-%s clocking\n", (role == XMII_MAC) ? "MAC" : "PHY"); /* AH1601.pdf chapter 2.5.1. Sources */ if (role == XMII_MAC) { /* Configure and enable PLL1 for 50Mhz output */ rc = sja1105_cgu_rmii_pll_config(priv); if (rc < 0) return rc; } /* Disable IDIV for this port */ rc = sja1105_cgu_idiv_config(priv, port, false, 1); if (rc < 0) return rc; /* Source to sink mappings */ rc = sja1105_cgu_rmii_ref_clk_config(priv, port); if (rc < 0) return rc; if (role == XMII_MAC) { rc = sja1105_cgu_rmii_ext_tx_clk_config(priv, port); if (rc < 0) return rc; } return 0; } int sja1105_clocking_setup_port(struct sja1105_private *priv, int port) { struct sja1105_xmii_params_entry *mii; struct device *dev = priv->ds->dev; sja1105_phy_interface_t phy_mode; sja1105_mii_role_t role; int rc; mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries; /* RGMII etc */ phy_mode = mii->xmii_mode[port]; /* MAC or PHY, for applicable types (not RGMII) */ role = mii->phy_mac[port]; switch (phy_mode) { case XMII_MODE_MII: rc = sja1105_mii_clocking_setup(priv, port, role); break; case XMII_MODE_RMII: rc = sja1105_rmii_clocking_setup(priv, port, role); break; case XMII_MODE_RGMII: rc = sja1105_rgmii_clocking_setup(priv, port, role); break; case XMII_MODE_SGMII: /* Nothing to do in the CGU for SGMII */ rc = 0; break; default: dev_err(dev, "Invalid interface mode specified: %d\n", phy_mode); return -EINVAL; } if (rc) { dev_err(dev, "Clocking setup for port %d failed: %d\n", port, rc); return rc; } /* Internally pull down the RX_DV/CRS_DV/RX_CTL and RX_ER inputs */ return sja1105_cfg_pad_rx_config(priv, port); } int sja1105_clocking_setup(struct sja1105_private *priv) { struct dsa_switch *ds = priv->ds; int port, rc; for (port = 0; port < ds->num_ports; port++) { rc = sja1105_clocking_setup_port(priv, port); if (rc < 0) return rc; } return 0; } static void sja1110_cgu_outclk_packing(void *buf, struct sja1110_cgu_outclk *outclk, enum packing_op op) { const int size = 4; sja1105_packing(buf, &outclk->clksrc, 27, 24, size, op); sja1105_packing(buf, &outclk->autoblock, 11, 11, size, op); sja1105_packing(buf, &outclk->pd, 0, 0, size, op); } int sja1110_disable_microcontroller(struct sja1105_private *priv) { u8 packed_buf[SJA1105_SIZE_CGU_CMD] = {0}; struct sja1110_cgu_outclk outclk_6_c = { .clksrc = 0x3, .pd = true, }; struct sja1110_cgu_outclk outclk_7_c = { .clksrc = 0x5, .pd = true, }; int rc; /* Power down the BASE_TIMER_CLK to disable the watchdog timer */ sja1110_cgu_outclk_packing(packed_buf, &outclk_7_c, PACK); rc = sja1105_xfer_buf(priv, SPI_WRITE, SJA1110_BASE_TIMER_CLK, packed_buf, SJA1105_SIZE_CGU_CMD); if (rc) return rc; /* Power down the BASE_MCSS_CLOCK to gate the microcontroller off */ sja1110_cgu_outclk_packing(packed_buf, &outclk_6_c, PACK); return sja1105_xfer_buf(priv, SPI_WRITE, SJA1110_BASE_MCSS_CLK, packed_buf, SJA1105_SIZE_CGU_CMD); } |