Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 | /* * Copyright 2019 Advanced Micro Devices, Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. * * Authors: AMD * */ #ifndef DMUB_CMD_H #define DMUB_CMD_H #if defined(_TEST_HARNESS) || defined(FPGA_USB4) #include "dmub_fw_types.h" #include "include_legacy/atomfirmware.h" #if defined(_TEST_HARNESS) #include <string.h> #endif #else #include <asm/byteorder.h> #include <linux/types.h> #include <linux/string.h> #include <linux/delay.h> #include "atomfirmware.h" #endif // defined(_TEST_HARNESS) || defined(FPGA_USB4) //<DMUB_TYPES>================================================================== /* Basic type definitions. */ #define __forceinline inline /** * Flag from driver to indicate that ABM should be disabled gradually * by slowly reversing all backlight programming and pixel compensation. */ #define SET_ABM_PIPE_GRADUALLY_DISABLE 0 /** * Flag from driver to indicate that ABM should be disabled immediately * and undo all backlight programming and pixel compensation. */ #define SET_ABM_PIPE_IMMEDIATELY_DISABLE 255 /** * Flag from driver to indicate that ABM should be disabled immediately * and keep the current backlight programming and pixel compensation. */ #define SET_ABM_PIPE_IMMEDIATE_KEEP_GAIN_DISABLE 254 /** * Flag from driver to set the current ABM pipe index or ABM operating level. */ #define SET_ABM_PIPE_NORMAL 1 /** * Number of ambient light levels in ABM algorithm. */ #define NUM_AMBI_LEVEL 5 /** * Number of operating/aggression levels in ABM algorithm. */ #define NUM_AGGR_LEVEL 4 /** * Number of segments in the gamma curve. */ #define NUM_POWER_FN_SEGS 8 /** * Number of segments in the backlight curve. */ #define NUM_BL_CURVE_SEGS 16 /* Maximum number of SubVP streams */ #define DMUB_MAX_SUBVP_STREAMS 2 /* Define max FPO streams as 4 for now. Current implementation today * only supports 1, but could be more in the future. Reduce array * size to ensure the command size remains less than 64 bytes if * adding new fields. */ #define DMUB_MAX_FPO_STREAMS 4 /* Maximum number of streams on any ASIC. */ #define DMUB_MAX_STREAMS 6 /* Maximum number of planes on any ASIC. */ #define DMUB_MAX_PLANES 6 /* Trace buffer offset for entry */ #define TRACE_BUFFER_ENTRY_OFFSET 16 /** * Maximum number of dirty rects supported by FW. */ #define DMUB_MAX_DIRTY_RECTS 3 /** * * PSR control version legacy */ #define DMUB_CMD_PSR_CONTROL_VERSION_UNKNOWN 0x0 /** * PSR control version with multi edp support */ #define DMUB_CMD_PSR_CONTROL_VERSION_1 0x1 /** * ABM control version legacy */ #define DMUB_CMD_ABM_CONTROL_VERSION_UNKNOWN 0x0 /** * ABM control version with multi edp support */ #define DMUB_CMD_ABM_CONTROL_VERSION_1 0x1 /** * Physical framebuffer address location, 64-bit. */ #ifndef PHYSICAL_ADDRESS_LOC #define PHYSICAL_ADDRESS_LOC union large_integer #endif /** * OS/FW agnostic memcpy */ #ifndef dmub_memcpy #define dmub_memcpy(dest, source, bytes) memcpy((dest), (source), (bytes)) #endif /** * OS/FW agnostic memset */ #ifndef dmub_memset #define dmub_memset(dest, val, bytes) memset((dest), (val), (bytes)) #endif #if defined(__cplusplus) extern "C" { #endif /** * OS/FW agnostic udelay */ #ifndef dmub_udelay #define dmub_udelay(microseconds) udelay(microseconds) #endif #pragma pack(push, 1) #define ABM_NUM_OF_ACE_SEGMENTS 5 union abm_flags { struct { /** * @abm_enabled: Indicates if ABM is enabled. */ unsigned int abm_enabled : 1; /** * @disable_abm_requested: Indicates if driver has requested ABM to be disabled. */ unsigned int disable_abm_requested : 1; /** * @disable_abm_immediately: Indicates if driver has requested ABM to be disabled * immediately. */ unsigned int disable_abm_immediately : 1; /** * @disable_abm_immediate_keep_gain: Indicates if driver has requested ABM * to be disabled immediately and keep gain. */ unsigned int disable_abm_immediate_keep_gain : 1; /** * @fractional_pwm: Indicates if fractional duty cycle for backlight PWM is enabled. */ unsigned int fractional_pwm : 1; /** * @abm_gradual_bl_change: Indicates if algorithm has completed gradual adjustment * of user backlight level. */ unsigned int abm_gradual_bl_change : 1; } bitfields; unsigned int u32All; }; struct abm_save_restore { /** * @flags: Misc. ABM flags. */ union abm_flags flags; /** * @pause: true: pause ABM and get state * false: unpause ABM after setting state */ uint32_t pause; /** * @next_ace_slope: Next ACE slopes to be programmed in HW (u3.13) */ uint32_t next_ace_slope[ABM_NUM_OF_ACE_SEGMENTS]; /** * @next_ace_thresh: Next ACE thresholds to be programmed in HW (u10.6) */ uint32_t next_ace_thresh[ABM_NUM_OF_ACE_SEGMENTS]; /** * @next_ace_offset: Next ACE offsets to be programmed in HW (u10.6) */ uint32_t next_ace_offset[ABM_NUM_OF_ACE_SEGMENTS]; /** * @knee_threshold: Current x-position of ACE knee (u0.16). */ uint32_t knee_threshold; /** * @current_gain: Current backlight reduction (u16.16). */ uint32_t current_gain; /** * @curr_bl_level: Current actual backlight level converging to target backlight level. */ uint16_t curr_bl_level; /** * @curr_user_bl_level: Current nominal backlight level converging to level requested by user. */ uint16_t curr_user_bl_level; }; /** * union dmub_addr - DMUB physical/virtual 64-bit address. */ union dmub_addr { struct { uint32_t low_part; /**< Lower 32 bits */ uint32_t high_part; /**< Upper 32 bits */ } u; /*<< Low/high bit access */ uint64_t quad_part; /*<< 64 bit address */ }; #pragma pack(pop) /** * Dirty rect definition. */ struct dmub_rect { /** * Dirty rect x offset. */ uint32_t x; /** * Dirty rect y offset. */ uint32_t y; /** * Dirty rect width. */ uint32_t width; /** * Dirty rect height. */ uint32_t height; }; /** * Flags that can be set by driver to change some PSR behaviour. */ union dmub_psr_debug_flags { /** * Debug flags. */ struct { /** * Enable visual confirm in FW. */ uint32_t visual_confirm : 1; /** * Force all selective updates to bw full frame updates. */ uint32_t force_full_frame_update : 1; /** * Use HW Lock Mgr object to do HW locking in FW. */ uint32_t use_hw_lock_mgr : 1; /** * Use TPS3 signal when restore main link. */ uint32_t force_wakeup_by_tps3 : 1; /** * Back to back flip, therefore cannot power down PHY */ uint32_t back_to_back_flip : 1; } bitfields; /** * Union for debug flags. */ uint32_t u32All; }; /** * Flags that can be set by driver to change some Replay behaviour. */ union replay_debug_flags { struct { /** * Enable visual confirm in FW. */ uint32_t visual_confirm : 1; /** * @skip_crc: Set if need to skip CRC. */ uint32_t skip_crc : 1; /** * @force_link_power_on: Force disable ALPM control */ uint32_t force_link_power_on : 1; /** * @force_phy_power_on: Force phy power on */ uint32_t force_phy_power_on : 1; /** * @timing_resync_disabled: Disabled Replay normal sleep mode timing resync */ uint32_t timing_resync_disabled : 1; /** * @skip_crtc_disabled: CRTC disable skipped */ uint32_t skip_crtc_disabled : 1; /** * @force_defer_one_frame_update: Force defer one frame update in ultra sleep mode */ uint32_t force_defer_one_frame_update : 1; /** * @disable_delay_alpm_on: Force disable delay alpm on */ uint32_t disable_delay_alpm_on : 1; /** * @disable_desync_error_check: Force disable desync error check */ uint32_t disable_desync_error_check : 1; /** * @disable_desync_error_check: Force disable desync error check */ uint32_t disable_dmub_save_restore : 1; uint32_t reserved : 22; } bitfields; uint32_t u32All; }; union replay_hw_flags { struct { /** * @allow_alpm_fw_standby_mode: To indicate whether the * ALPM FW standby mode is allowed */ uint32_t allow_alpm_fw_standby_mode : 1; /* * @dsc_enable_status: DSC enable status in driver */ uint32_t dsc_enable_status : 1; /** * @fec_enable_status: receive fec enable/disable status from driver */ uint32_t fec_enable_status : 1; /* * @smu_optimizations_en: SMU power optimization. * Only when active display is Replay capable and display enters Replay. * Trigger interrupt to SMU to powerup/down. */ uint32_t smu_optimizations_en : 1; /** * @otg_powered_down: Flag to keep track of OTG power state. */ uint32_t otg_powered_down : 1; /** * @phy_power_state: Indicates current phy power state */ uint32_t phy_power_state : 1; /** * @link_power_state: Indicates current link power state */ uint32_t link_power_state : 1; /** * Use TPS3 signal when restore main link. */ uint32_t force_wakeup_by_tps3 : 1; } bitfields; uint32_t u32All; }; /** * DMUB visual confirm color */ struct dmub_feature_caps { /** * Max PSR version supported by FW. */ uint8_t psr; uint8_t fw_assisted_mclk_switch; uint8_t reserved[4]; uint8_t subvp_psr_support; uint8_t gecc_enable; }; struct dmub_visual_confirm_color { /** * Maximum 10 bits color value */ uint16_t color_r_cr; uint16_t color_g_y; uint16_t color_b_cb; uint16_t panel_inst; }; #if defined(__cplusplus) } #endif //============================================================================== //</DMUB_TYPES>================================================================= //============================================================================== //< DMUB_META>================================================================== //============================================================================== #pragma pack(push, 1) /* Magic value for identifying dmub_fw_meta_info */ #define DMUB_FW_META_MAGIC 0x444D5542 /* Offset from the end of the file to the dmub_fw_meta_info */ #define DMUB_FW_META_OFFSET 0x24 /** * struct dmub_fw_meta_info - metadata associated with fw binary * * NOTE: This should be considered a stable API. Fields should * not be repurposed or reordered. New fields should be * added instead to extend the structure. * * @magic_value: magic value identifying DMUB firmware meta info * @fw_region_size: size of the firmware state region * @trace_buffer_size: size of the tracebuffer region * @fw_version: the firmware version information * @dal_fw: 1 if the firmware is DAL */ struct dmub_fw_meta_info { uint32_t magic_value; /**< magic value identifying DMUB firmware meta info */ uint32_t fw_region_size; /**< size of the firmware state region */ uint32_t trace_buffer_size; /**< size of the tracebuffer region */ uint32_t fw_version; /**< the firmware version information */ uint8_t dal_fw; /**< 1 if the firmware is DAL */ uint8_t reserved[3]; /**< padding bits */ }; /** * union dmub_fw_meta - ensures that dmub_fw_meta_info remains 64 bytes */ union dmub_fw_meta { struct dmub_fw_meta_info info; /**< metadata info */ uint8_t reserved[64]; /**< padding bits */ }; #pragma pack(pop) //============================================================================== //< DMUB Trace Buffer>================================================================ //============================================================================== /** * dmub_trace_code_t - firmware trace code, 32-bits */ typedef uint32_t dmub_trace_code_t; /** * struct dmcub_trace_buf_entry - Firmware trace entry */ struct dmcub_trace_buf_entry { dmub_trace_code_t trace_code; /**< trace code for the event */ uint32_t tick_count; /**< the tick count at time of trace */ uint32_t param0; /**< trace defined parameter 0 */ uint32_t param1; /**< trace defined parameter 1 */ }; //============================================================================== //< DMUB_STATUS>================================================================ //============================================================================== /** * DMCUB scratch registers can be used to determine firmware status. * Current scratch register usage is as follows: * * SCRATCH0: FW Boot Status register * SCRATCH5: LVTMA Status Register * SCRATCH15: FW Boot Options register */ /** * union dmub_fw_boot_status - Status bit definitions for SCRATCH0. */ union dmub_fw_boot_status { struct { uint32_t dal_fw : 1; /**< 1 if DAL FW */ uint32_t mailbox_rdy : 1; /**< 1 if mailbox ready */ uint32_t optimized_init_done : 1; /**< 1 if optimized init done */ uint32_t restore_required : 1; /**< 1 if driver should call restore */ uint32_t defer_load : 1; /**< 1 if VBIOS data is deferred programmed */ uint32_t fams_enabled : 1; /**< 1 if VBIOS data is deferred programmed */ uint32_t detection_required: 1; /**< if detection need to be triggered by driver */ uint32_t hw_power_init_done: 1; /**< 1 if hw power init is completed */ } bits; /**< status bits */ uint32_t all; /**< 32-bit access to status bits */ }; /** * enum dmub_fw_boot_status_bit - Enum bit definitions for SCRATCH0. */ enum dmub_fw_boot_status_bit { DMUB_FW_BOOT_STATUS_BIT_DAL_FIRMWARE = (1 << 0), /**< 1 if DAL FW */ DMUB_FW_BOOT_STATUS_BIT_MAILBOX_READY = (1 << 1), /**< 1 if mailbox ready */ DMUB_FW_BOOT_STATUS_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if init done */ DMUB_FW_BOOT_STATUS_BIT_RESTORE_REQUIRED = (1 << 3), /**< 1 if driver should call restore */ DMUB_FW_BOOT_STATUS_BIT_DEFERRED_LOADED = (1 << 4), /**< 1 if VBIOS data is deferred programmed */ DMUB_FW_BOOT_STATUS_BIT_FAMS_ENABLED = (1 << 5), /**< 1 if FAMS is enabled*/ DMUB_FW_BOOT_STATUS_BIT_DETECTION_REQUIRED = (1 << 6), /**< 1 if detection need to be triggered by driver*/ DMUB_FW_BOOT_STATUS_BIT_HW_POWER_INIT_DONE = (1 << 7), /**< 1 if hw power init is completed */ }; /* Register bit definition for SCRATCH5 */ union dmub_lvtma_status { struct { uint32_t psp_ok : 1; uint32_t edp_on : 1; uint32_t reserved : 30; } bits; uint32_t all; }; enum dmub_lvtma_status_bit { DMUB_LVTMA_STATUS_BIT_PSP_OK = (1 << 0), DMUB_LVTMA_STATUS_BIT_EDP_ON = (1 << 1), }; enum dmub_ips_disable_type { DMUB_IPS_DISABLE_IPS1 = 1, DMUB_IPS_DISABLE_IPS2 = 2, DMUB_IPS_DISABLE_IPS2_Z10 = 3, }; /** * union dmub_fw_boot_options - Boot option definitions for SCRATCH14 */ union dmub_fw_boot_options { struct { uint32_t pemu_env : 1; /**< 1 if PEMU */ uint32_t fpga_env : 1; /**< 1 if FPGA */ uint32_t optimized_init : 1; /**< 1 if optimized init */ uint32_t skip_phy_access : 1; /**< 1 if PHY access should be skipped */ uint32_t disable_clk_gate: 1; /**< 1 if clock gating should be disabled */ uint32_t skip_phy_init_panel_sequence: 1; /**< 1 to skip panel init seq */ uint32_t z10_disable: 1; /**< 1 to disable z10 */ uint32_t enable_dpia: 1; /**< 1 if DPIA should be enabled */ uint32_t invalid_vbios_data: 1; /**< 1 if VBIOS data table is invalid */ uint32_t dpia_supported: 1; /**< 1 if DPIA is supported on this platform */ uint32_t sel_mux_phy_c_d_phy_f_g: 1; /**< 1 if PHYF/PHYG should be enabled */ /**< 1 if all root clock gating is enabled and low power memory is enabled*/ uint32_t power_optimization: 1; uint32_t diag_env: 1; /* 1 if diagnostic environment */ uint32_t gpint_scratch8: 1; /* 1 if GPINT is in scratch8*/ uint32_t usb4_cm_version: 1; /**< 1 CM support */ uint32_t dpia_hpd_int_enable_supported: 1; /* 1 if dpia hpd int enable supported */ uint32_t usb4_dpia_bw_alloc_supported: 1; /* 1 if USB4 dpia BW allocation supported */ uint32_t disable_clk_ds: 1; /* 1 if disallow dispclk_ds and dppclk_ds*/ uint32_t disable_timeout_recovery : 1; /* 1 if timeout recovery should be disabled */ uint32_t ips_pg_disable: 1; /* 1 to disable ONO domains power gating*/ uint32_t ips_disable: 2; /* options to disable ips support*/ uint32_t reserved : 10; /**< reserved */ } bits; /**< boot bits */ uint32_t all; /**< 32-bit access to bits */ }; enum dmub_fw_boot_options_bit { DMUB_FW_BOOT_OPTION_BIT_PEMU_ENV = (1 << 0), /**< 1 if PEMU */ DMUB_FW_BOOT_OPTION_BIT_FPGA_ENV = (1 << 1), /**< 1 if FPGA */ DMUB_FW_BOOT_OPTION_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if optimized init done */ }; //============================================================================== //</DMUB_STATUS>================================================================ //============================================================================== //< DMUB_VBIOS>================================================================= //============================================================================== /* * enum dmub_cmd_vbios_type - VBIOS commands. * * Command IDs should be treated as stable ABI. * Do not reuse or modify IDs. */ enum dmub_cmd_vbios_type { /** * Configures the DIG encoder. */ DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL = 0, /** * Controls the PHY. */ DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL = 1, /** * Sets the pixel clock/symbol clock. */ DMUB_CMD__VBIOS_SET_PIXEL_CLOCK = 2, /** * Enables or disables power gating. */ DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING = 3, /** * Controls embedded panels. */ DMUB_CMD__VBIOS_LVTMA_CONTROL = 15, /** * Query DP alt status on a transmitter. */ DMUB_CMD__VBIOS_TRANSMITTER_QUERY_DP_ALT = 26, /** * Controls domain power gating */ DMUB_CMD__VBIOS_DOMAIN_CONTROL = 28, }; //============================================================================== //</DMUB_VBIOS>================================================================= //============================================================================== //< DMUB_GPINT>================================================================= //============================================================================== /** * The shifts and masks below may alternatively be used to format and read * the command register bits. */ #define DMUB_GPINT_DATA_PARAM_MASK 0xFFFF #define DMUB_GPINT_DATA_PARAM_SHIFT 0 #define DMUB_GPINT_DATA_COMMAND_CODE_MASK 0xFFF #define DMUB_GPINT_DATA_COMMAND_CODE_SHIFT 16 #define DMUB_GPINT_DATA_STATUS_MASK 0xF #define DMUB_GPINT_DATA_STATUS_SHIFT 28 /** * Command responses. */ /** * Return response for DMUB_GPINT__STOP_FW command. */ #define DMUB_GPINT__STOP_FW_RESPONSE 0xDEADDEAD /** * union dmub_gpint_data_register - Format for sending a command via the GPINT. */ union dmub_gpint_data_register { struct { uint32_t param : 16; /**< 16-bit parameter */ uint32_t command_code : 12; /**< GPINT command */ uint32_t status : 4; /**< Command status bit */ } bits; /**< GPINT bit access */ uint32_t all; /**< GPINT 32-bit access */ }; /* * enum dmub_gpint_command - GPINT command to DMCUB FW * * Command IDs should be treated as stable ABI. * Do not reuse or modify IDs. */ enum dmub_gpint_command { /** * Invalid command, ignored. */ DMUB_GPINT__INVALID_COMMAND = 0, /** * DESC: Queries the firmware version. * RETURN: Firmware version. */ DMUB_GPINT__GET_FW_VERSION = 1, /** * DESC: Halts the firmware. * RETURN: DMUB_GPINT__STOP_FW_RESPONSE (0xDEADDEAD) when halted */ DMUB_GPINT__STOP_FW = 2, /** * DESC: Get PSR state from FW. * RETURN: PSR state enum. This enum may need to be converted to the legacy PSR state value. */ DMUB_GPINT__GET_PSR_STATE = 7, /** * DESC: Notifies DMCUB of the currently active streams. * ARGS: Stream mask, 1 bit per active stream index. */ DMUB_GPINT__IDLE_OPT_NOTIFY_STREAM_MASK = 8, /** * DESC: Start PSR residency counter. Stop PSR resdiency counter and get value. * ARGS: We can measure residency from various points. The argument will specify the residency mode. * By default, it is measured from after we powerdown the PHY, to just before we powerup the PHY. * RETURN: PSR residency in milli-percent. */ DMUB_GPINT__PSR_RESIDENCY = 9, /** * DESC: Get REPLAY state from FW. * RETURN: REPLAY state enum. This enum may need to be converted to the legacy REPLAY state value. */ DMUB_GPINT__GET_REPLAY_STATE = 13, /** * DESC: Start REPLAY residency counter. Stop REPLAY resdiency counter and get value. * ARGS: We can measure residency from various points. The argument will specify the residency mode. * By default, it is measured from after we powerdown the PHY, to just before we powerup the PHY. * RETURN: REPLAY residency in milli-percent. */ DMUB_GPINT__REPLAY_RESIDENCY = 14, /** * DESC: Notifies DMCUB detection is done so detection required can be cleared. */ DMUB_GPINT__NOTIFY_DETECTION_DONE = 12, /** * DESC: Updates the trace buffer lower 32-bit mask. * ARGS: The new mask * RETURN: Lower 32-bit mask. */ DMUB_GPINT__UPDATE_TRACE_BUFFER_MASK = 101, /** * DESC: Updates the trace buffer lower 32-bit mask. * ARGS: The new mask * RETURN: Lower 32-bit mask. */ DMUB_GPINT__SET_TRACE_BUFFER_MASK_WORD0 = 102, /** * DESC: Updates the trace buffer mask bi0~bit15. * ARGS: The new mask * RETURN: Lower 32-bit mask. */ DMUB_GPINT__SET_TRACE_BUFFER_MASK_WORD1 = 103, }; /** * INBOX0 generic command definition */ union dmub_inbox0_cmd_common { struct { uint32_t command_code: 8; /**< INBOX0 command code */ uint32_t param: 24; /**< 24-bit parameter */ } bits; uint32_t all; }; /** * INBOX0 hw_lock command definition */ union dmub_inbox0_cmd_lock_hw { struct { uint32_t command_code: 8; /* NOTE: Must be have enough bits to match: enum hw_lock_client */ uint32_t hw_lock_client: 2; /* NOTE: Below fields must match with: struct dmub_hw_lock_inst_flags */ uint32_t otg_inst: 3; uint32_t opp_inst: 3; uint32_t dig_inst: 3; /* NOTE: Below fields must match with: union dmub_hw_lock_flags */ uint32_t lock_pipe: 1; uint32_t lock_cursor: 1; uint32_t lock_dig: 1; uint32_t triple_buffer_lock: 1; uint32_t lock: 1; /**< Lock */ uint32_t should_release: 1; /**< Release */ uint32_t reserved: 7; /**< Reserved for extending more clients, HW, etc. */ } bits; uint32_t all; }; union dmub_inbox0_data_register { union dmub_inbox0_cmd_common inbox0_cmd_common; union dmub_inbox0_cmd_lock_hw inbox0_cmd_lock_hw; }; enum dmub_inbox0_command { /** * DESC: Invalid command, ignored. */ DMUB_INBOX0_CMD__INVALID_COMMAND = 0, /** * DESC: Notification to acquire/release HW lock * ARGS: */ DMUB_INBOX0_CMD__HW_LOCK = 1, }; //============================================================================== //</DMUB_GPINT>================================================================= //============================================================================== //< DMUB_CMD>=================================================================== //============================================================================== /** * Size in bytes of each DMUB command. */ #define DMUB_RB_CMD_SIZE 64 /** * Maximum number of items in the DMUB ringbuffer. */ #define DMUB_RB_MAX_ENTRY 128 /** * Ringbuffer size in bytes. */ #define DMUB_RB_SIZE (DMUB_RB_CMD_SIZE * DMUB_RB_MAX_ENTRY) /** * REG_SET mask for reg offload. */ #define REG_SET_MASK 0xFFFF /* * enum dmub_cmd_type - DMUB inbox command. * * Command IDs should be treated as stable ABI. * Do not reuse or modify IDs. */ enum dmub_cmd_type { /** * Invalid command. */ DMUB_CMD__NULL = 0, /** * Read modify write register sequence offload. */ DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE = 1, /** * Field update register sequence offload. */ DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ = 2, /** * Burst write sequence offload. */ DMUB_CMD__REG_SEQ_BURST_WRITE = 3, /** * Reg wait sequence offload. */ DMUB_CMD__REG_REG_WAIT = 4, /** * Workaround to avoid HUBP underflow during NV12 playback. */ DMUB_CMD__PLAT_54186_WA = 5, /** * Command type used to query FW feature caps. */ DMUB_CMD__QUERY_FEATURE_CAPS = 6, /** * Command type used to get visual confirm color. */ DMUB_CMD__GET_VISUAL_CONFIRM_COLOR = 8, /** * Command type used for all PSR commands. */ DMUB_CMD__PSR = 64, /** * Command type used for all MALL commands. */ DMUB_CMD__MALL = 65, /** * Command type used for all ABM commands. */ DMUB_CMD__ABM = 66, /** * Command type used to update dirty rects in FW. */ DMUB_CMD__UPDATE_DIRTY_RECT = 67, /** * Command type used to update cursor info in FW. */ DMUB_CMD__UPDATE_CURSOR_INFO = 68, /** * Command type used for HW locking in FW. */ DMUB_CMD__HW_LOCK = 69, /** * Command type used to access DP AUX. */ DMUB_CMD__DP_AUX_ACCESS = 70, /** * Command type used for OUTBOX1 notification enable */ DMUB_CMD__OUTBOX1_ENABLE = 71, /** * Command type used for all idle optimization commands. */ DMUB_CMD__IDLE_OPT = 72, /** * Command type used for all clock manager commands. */ DMUB_CMD__CLK_MGR = 73, /** * Command type used for all panel control commands. */ DMUB_CMD__PANEL_CNTL = 74, /** * Command type used for <TODO:description> */ DMUB_CMD__CAB_FOR_SS = 75, DMUB_CMD__FW_ASSISTED_MCLK_SWITCH = 76, /** * Command type used for interfacing with DPIA. */ DMUB_CMD__DPIA = 77, /** * Command type used for EDID CEA parsing */ DMUB_CMD__EDID_CEA = 79, /** * Command type used for getting usbc cable ID */ DMUB_CMD_GET_USBC_CABLE_ID = 81, /** * Command type used to query HPD state. */ DMUB_CMD__QUERY_HPD_STATE = 82, /** * Command type used for all VBIOS interface commands. */ /** * Command type used for all REPLAY commands. */ DMUB_CMD__REPLAY = 83, /** * Command type used for all SECURE_DISPLAY commands. */ DMUB_CMD__SECURE_DISPLAY = 85, /** * Command type used to set DPIA HPD interrupt state */ DMUB_CMD__DPIA_HPD_INT_ENABLE = 86, DMUB_CMD__VBIOS = 128, }; /** * enum dmub_out_cmd_type - DMUB outbox commands. */ enum dmub_out_cmd_type { /** * Invalid outbox command, ignored. */ DMUB_OUT_CMD__NULL = 0, /** * Command type used for DP AUX Reply data notification */ DMUB_OUT_CMD__DP_AUX_REPLY = 1, /** * Command type used for DP HPD event notification */ DMUB_OUT_CMD__DP_HPD_NOTIFY = 2, /** * Command type used for SET_CONFIG Reply notification */ DMUB_OUT_CMD__SET_CONFIG_REPLY = 3, /** * Command type used for USB4 DPIA notification */ DMUB_OUT_CMD__DPIA_NOTIFICATION = 5, }; /* DMUB_CMD__DPIA command sub-types. */ enum dmub_cmd_dpia_type { DMUB_CMD__DPIA_DIG1_DPIA_CONTROL = 0, DMUB_CMD__DPIA_SET_CONFIG_ACCESS = 1, DMUB_CMD__DPIA_MST_ALLOC_SLOTS = 2, }; /* DMUB_OUT_CMD__DPIA_NOTIFICATION command types. */ enum dmub_cmd_dpia_notification_type { DPIA_NOTIFY__BW_ALLOCATION = 0, }; #pragma pack(push, 1) /** * struct dmub_cmd_header - Common command header fields. */ struct dmub_cmd_header { unsigned int type : 8; /**< command type */ unsigned int sub_type : 8; /**< command sub type */ unsigned int ret_status : 1; /**< 1 if returned data, 0 otherwise */ unsigned int multi_cmd_pending : 1; /**< 1 if multiple commands chained together */ unsigned int reserved0 : 6; /**< reserved bits */ unsigned int payload_bytes : 6; /* payload excluding header - up to 60 bytes */ unsigned int reserved1 : 2; /**< reserved bits */ }; /* * struct dmub_cmd_read_modify_write_sequence - Read modify write * * 60 payload bytes can hold up to 5 sets of read modify writes, * each take 3 dwords. * * number of sequences = header.payload_bytes / sizeof(struct dmub_cmd_read_modify_write_sequence) * * modify_mask = 0xffff'ffff means all fields are going to be updated. in this case * command parser will skip the read and we can use modify_mask = 0xffff'ffff as reg write */ struct dmub_cmd_read_modify_write_sequence { uint32_t addr; /**< register address */ uint32_t modify_mask; /**< modify mask */ uint32_t modify_value; /**< modify value */ }; /** * Maximum number of ops in read modify write sequence. */ #define DMUB_READ_MODIFY_WRITE_SEQ__MAX 5 /** * struct dmub_cmd_read_modify_write_sequence - Read modify write command. */ struct dmub_rb_cmd_read_modify_write { struct dmub_cmd_header header; /**< command header */ /** * Read modify write sequence. */ struct dmub_cmd_read_modify_write_sequence seq[DMUB_READ_MODIFY_WRITE_SEQ__MAX]; }; /* * Update a register with specified masks and values sequeunce * * 60 payload bytes can hold address + up to 7 sets of mask/value combo, each take 2 dword * * number of field update sequence = (header.payload_bytes - sizeof(addr)) / sizeof(struct read_modify_write_sequence) * * * USE CASE: * 1. auto-increment register where additional read would update pointer and produce wrong result * 2. toggle a bit without read in the middle */ struct dmub_cmd_reg_field_update_sequence { uint32_t modify_mask; /**< 0xffff'ffff to skip initial read */ uint32_t modify_value; /**< value to update with */ }; /** * Maximum number of ops in field update sequence. */ #define DMUB_REG_FIELD_UPDATE_SEQ__MAX 7 /** * struct dmub_rb_cmd_reg_field_update_sequence - Field update command. */ struct dmub_rb_cmd_reg_field_update_sequence { struct dmub_cmd_header header; /**< command header */ uint32_t addr; /**< register address */ /** * Field update sequence. */ struct dmub_cmd_reg_field_update_sequence seq[DMUB_REG_FIELD_UPDATE_SEQ__MAX]; }; /** * Maximum number of burst write values. */ #define DMUB_BURST_WRITE_VALUES__MAX 14 /* * struct dmub_rb_cmd_burst_write - Burst write * * support use case such as writing out LUTs. * * 60 payload bytes can hold up to 14 values to write to given address * * number of payload = header.payload_bytes / sizeof(struct read_modify_write_sequence) */ struct dmub_rb_cmd_burst_write { struct dmub_cmd_header header; /**< command header */ uint32_t addr; /**< register start address */ /** * Burst write register values. */ uint32_t write_values[DMUB_BURST_WRITE_VALUES__MAX]; }; /** * struct dmub_rb_cmd_common - Common command header */ struct dmub_rb_cmd_common { struct dmub_cmd_header header; /**< command header */ /** * Padding to RB_CMD_SIZE */ uint8_t cmd_buffer[DMUB_RB_CMD_SIZE - sizeof(struct dmub_cmd_header)]; }; /** * struct dmub_cmd_reg_wait_data - Register wait data */ struct dmub_cmd_reg_wait_data { uint32_t addr; /**< Register address */ uint32_t mask; /**< Mask for register bits */ uint32_t condition_field_value; /**< Value to wait for */ uint32_t time_out_us; /**< Time out for reg wait in microseconds */ }; /** * struct dmub_rb_cmd_reg_wait - Register wait command */ struct dmub_rb_cmd_reg_wait { struct dmub_cmd_header header; /**< Command header */ struct dmub_cmd_reg_wait_data reg_wait; /**< Register wait data */ }; /** * struct dmub_cmd_PLAT_54186_wa - Underflow workaround * * Reprograms surface parameters to avoid underflow. */ struct dmub_cmd_PLAT_54186_wa { uint32_t DCSURF_SURFACE_CONTROL; /**< reg value */ uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH; /**< reg value */ uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS; /**< reg value */ uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C; /**< reg value */ uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_C; /**< reg value */ struct { uint8_t hubp_inst : 4; /**< HUBP instance */ uint8_t tmz_surface : 1; /**< TMZ enable or disable */ uint8_t immediate :1; /**< Immediate flip */ uint8_t vmid : 4; /**< VMID */ uint8_t grph_stereo : 1; /**< 1 if stereo */ uint32_t reserved : 21; /**< Reserved */ } flip_params; /**< Pageflip parameters */ uint32_t reserved[9]; /**< Reserved bits */ }; /** * struct dmub_rb_cmd_PLAT_54186_wa - Underflow workaround command */ struct dmub_rb_cmd_PLAT_54186_wa { struct dmub_cmd_header header; /**< Command header */ struct dmub_cmd_PLAT_54186_wa flip; /**< Flip data */ }; /** * struct dmub_rb_cmd_mall - MALL command data. */ struct dmub_rb_cmd_mall { struct dmub_cmd_header header; /**< Common command header */ union dmub_addr cursor_copy_src; /**< Cursor copy address */ union dmub_addr cursor_copy_dst; /**< Cursor copy destination */ uint32_t tmr_delay; /**< Timer delay */ uint32_t tmr_scale; /**< Timer scale */ uint16_t cursor_width; /**< Cursor width in pixels */ uint16_t cursor_pitch; /**< Cursor pitch in pixels */ uint16_t cursor_height; /**< Cursor height in pixels */ uint8_t cursor_bpp; /**< Cursor bits per pixel */ uint8_t debug_bits; /**< Debug bits */ uint8_t reserved1; /**< Reserved bits */ uint8_t reserved2; /**< Reserved bits */ }; /** * enum dmub_cmd_cab_type - CAB command data. */ enum dmub_cmd_cab_type { /** * No idle optimizations (i.e. no CAB) */ DMUB_CMD__CAB_NO_IDLE_OPTIMIZATION = 0, /** * No DCN requests for memory */ DMUB_CMD__CAB_NO_DCN_REQ = 1, /** * Fit surfaces in CAB (i.e. CAB enable) */ DMUB_CMD__CAB_DCN_SS_FIT_IN_CAB = 2, }; /** * struct dmub_rb_cmd_cab - CAB command data. */ struct dmub_rb_cmd_cab_for_ss { struct dmub_cmd_header header; uint8_t cab_alloc_ways; /* total number of ways */ uint8_t debug_bits; /* debug bits */ }; /** * Enum for indicating which MCLK switch mode per pipe */ enum mclk_switch_mode { NONE = 0, FPO = 1, SUBVP = 2, VBLANK = 3, }; /* Per pipe struct which stores the MCLK switch mode * data to be sent to DMUB. * Named "v2" for now -- once FPO and SUBVP are fully merged * the type name can be updated */ struct dmub_cmd_fw_assisted_mclk_switch_pipe_data_v2 { union { struct { uint32_t pix_clk_100hz; uint16_t main_vblank_start; uint16_t main_vblank_end; uint16_t mall_region_lines; uint16_t prefetch_lines; uint16_t prefetch_to_mall_start_lines; uint16_t processing_delay_lines; uint16_t htotal; // required to calculate line time for multi-display cases uint16_t vtotal; uint8_t main_pipe_index; uint8_t phantom_pipe_index; /* Since the microschedule is calculated in terms of OTG lines, * include any scaling factors to make sure when we get accurate * conversion when programming MALL_START_LINE (which is in terms * of HUBP lines). If 4K is being downscaled to 1080p, scale factor * is 1/2 (numerator = 1, denominator = 2). */ uint8_t scale_factor_numerator; uint8_t scale_factor_denominator; uint8_t is_drr; uint8_t main_split_pipe_index; uint8_t phantom_split_pipe_index; } subvp_data; struct { uint32_t pix_clk_100hz; uint16_t vblank_start; uint16_t vblank_end; uint16_t vstartup_start; uint16_t vtotal; uint16_t htotal; uint8_t vblank_pipe_index; uint8_t padding[1]; struct { uint8_t drr_in_use; uint8_t drr_window_size_ms; // Indicates largest VMIN/VMAX adjustment per frame uint16_t min_vtotal_supported; // Min VTOTAL that supports switching in VBLANK uint16_t max_vtotal_supported; // Max VTOTAL that can support SubVP static scheduling uint8_t use_ramping; // Use ramping or not uint8_t drr_vblank_start_margin; } drr_info; // DRR considered as part of SubVP + VBLANK case } vblank_data; } pipe_config; /* - subvp_data in the union (pipe_config) takes up 27 bytes. * - Make the "mode" field a uint8_t instead of enum so we only use 1 byte (only * for the DMCUB command, cast to enum once we populate the DMCUB subvp state). */ uint8_t mode; // enum mclk_switch_mode }; /** * Config data for Sub-VP and FPO * Named "v2" for now -- once FPO and SUBVP are fully merged * the type name can be updated */ struct dmub_cmd_fw_assisted_mclk_switch_config_v2 { uint16_t watermark_a_cache; uint8_t vertical_int_margin_us; uint8_t pstate_allow_width_us; struct dmub_cmd_fw_assisted_mclk_switch_pipe_data_v2 pipe_data[DMUB_MAX_SUBVP_STREAMS]; }; /** * DMUB rb command definition for Sub-VP and FPO * Named "v2" for now -- once FPO and SUBVP are fully merged * the type name can be updated */ struct dmub_rb_cmd_fw_assisted_mclk_switch_v2 { struct dmub_cmd_header header; struct dmub_cmd_fw_assisted_mclk_switch_config_v2 config_data; }; /** * enum dmub_cmd_idle_opt_type - Idle optimization command type. */ enum dmub_cmd_idle_opt_type { /** * DCN hardware restore. */ DMUB_CMD__IDLE_OPT_DCN_RESTORE = 0, /** * DCN hardware save. */ DMUB_CMD__IDLE_OPT_DCN_SAVE_INIT = 1, /** * DCN hardware notify idle. */ DMUB_CMD__IDLE_OPT_DCN_NOTIFY_IDLE = 2 }; /** * struct dmub_rb_cmd_idle_opt_dcn_restore - DCN restore command data. */ struct dmub_rb_cmd_idle_opt_dcn_restore { struct dmub_cmd_header header; /**< header */ }; /** * struct dmub_dcn_notify_idle_cntl_data - Data passed to FW in a DMUB_CMD__IDLE_OPT_DCN_NOTIFY_IDLE command. */ struct dmub_dcn_notify_idle_cntl_data { uint8_t driver_idle; uint8_t pad[1]; }; /** * struct dmub_rb_cmd_idle_opt_dcn_notify_idle - Data passed to FW in a DMUB_CMD__IDLE_OPT_DCN_NOTIFY_IDLE command. */ struct dmub_rb_cmd_idle_opt_dcn_notify_idle { struct dmub_cmd_header header; /**< header */ struct dmub_dcn_notify_idle_cntl_data cntl_data; }; /** * struct dmub_clocks - Clock update notification. */ struct dmub_clocks { uint32_t dispclk_khz; /**< dispclk kHz */ uint32_t dppclk_khz; /**< dppclk kHz */ uint32_t dcfclk_khz; /**< dcfclk kHz */ uint32_t dcfclk_deep_sleep_khz; /**< dcfclk deep sleep kHz */ }; /** * enum dmub_cmd_clk_mgr_type - Clock manager commands. */ enum dmub_cmd_clk_mgr_type { /** * Notify DMCUB of clock update. */ DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS = 0, }; /** * struct dmub_rb_cmd_clk_mgr_notify_clocks - Clock update notification. */ struct dmub_rb_cmd_clk_mgr_notify_clocks { struct dmub_cmd_header header; /**< header */ struct dmub_clocks clocks; /**< clock data */ }; /** * struct dmub_cmd_digx_encoder_control_data - Encoder control data. */ struct dmub_cmd_digx_encoder_control_data { union dig_encoder_control_parameters_v1_5 dig; /**< payload */ }; /** * struct dmub_rb_cmd_digx_encoder_control - Encoder control command. */ struct dmub_rb_cmd_digx_encoder_control { struct dmub_cmd_header header; /**< header */ struct dmub_cmd_digx_encoder_control_data encoder_control; /**< payload */ }; /** * struct dmub_cmd_set_pixel_clock_data - Set pixel clock data. */ struct dmub_cmd_set_pixel_clock_data { struct set_pixel_clock_parameter_v1_7 clk; /**< payload */ }; /** * struct dmub_cmd_set_pixel_clock_data - Set pixel clock command. */ struct dmub_rb_cmd_set_pixel_clock { struct dmub_cmd_header header; /**< header */ struct dmub_cmd_set_pixel_clock_data pixel_clock; /**< payload */ }; /** * struct dmub_cmd_enable_disp_power_gating_data - Display power gating. */ struct dmub_cmd_enable_disp_power_gating_data { struct enable_disp_power_gating_parameters_v2_1 pwr; /**< payload */ }; /** * struct dmub_rb_cmd_enable_disp_power_gating - Display power command. */ struct dmub_rb_cmd_enable_disp_power_gating { struct dmub_cmd_header header; /**< header */ struct dmub_cmd_enable_disp_power_gating_data power_gating; /**< payload */ }; /** * struct dmub_dig_transmitter_control_data_v1_7 - Transmitter control. */ struct dmub_dig_transmitter_control_data_v1_7 { uint8_t phyid; /**< 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4=UNIPHYE, 5=UNIPHYF */ uint8_t action; /**< Defined as ATOM_TRANSMITER_ACTION_xxx */ union { uint8_t digmode; /**< enum atom_encode_mode_def */ uint8_t dplaneset; /**< DP voltage swing and pre-emphasis value, "DP_LANE_SET__xDB_y_zV" */ } mode_laneset; uint8_t lanenum; /**< Number of lanes */ union { uint32_t symclk_10khz; /**< Symbol Clock in 10Khz */ } symclk_units; uint8_t hpdsel; /**< =1: HPD1, =2: HPD2, ..., =6: HPD6, =0: HPD is not assigned */ uint8_t digfe_sel; /**< DIG front-end selection, bit0 means DIG0 FE is enabled */ uint8_t connobj_id; /**< Connector Object Id defined in ObjectId.h */ uint8_t HPO_instance; /**< HPO instance (0: inst0, 1: inst1) */ uint8_t reserved1; /**< For future use */ uint8_t reserved2[3]; /**< For future use */ uint32_t reserved3[11]; /**< For future use */ }; /** * union dmub_cmd_dig1_transmitter_control_data - Transmitter control data. */ union dmub_cmd_dig1_transmitter_control_data { struct dig_transmitter_control_parameters_v1_6 dig; /**< payload */ struct dmub_dig_transmitter_control_data_v1_7 dig_v1_7; /**< payload 1.7 */ }; /** * struct dmub_rb_cmd_dig1_transmitter_control - Transmitter control command. */ struct dmub_rb_cmd_dig1_transmitter_control { struct dmub_cmd_header header; /**< header */ union dmub_cmd_dig1_transmitter_control_data transmitter_control; /**< payload */ }; /** * struct dmub_rb_cmd_domain_control_data - Data for DOMAIN power control */ struct dmub_rb_cmd_domain_control_data { uint8_t inst : 6; /**< DOMAIN instance to control */ uint8_t power_gate : 1; /**< 1=power gate, 0=power up */ uint8_t reserved[3]; /**< Reserved for future use */ }; /** * struct dmub_rb_cmd_domain_control - Controls DOMAIN power gating */ struct dmub_rb_cmd_domain_control { struct dmub_cmd_header header; /**< header */ struct dmub_rb_cmd_domain_control_data data; /**< payload */ }; /** * DPIA tunnel command parameters. */ struct dmub_cmd_dig_dpia_control_data { uint8_t enc_id; /** 0 = ENGINE_ID_DIGA, ... */ uint8_t action; /** ATOM_TRANSMITER_ACTION_DISABLE/ENABLE/SETUP_VSEMPH */ union { uint8_t digmode; /** enum atom_encode_mode_def */ uint8_t dplaneset; /** DP voltage swing and pre-emphasis value */ } mode_laneset; uint8_t lanenum; /** Lane number 1, 2, 4, 8 */ uint32_t symclk_10khz; /** Symbol Clock in 10Khz */ uint8_t hpdsel; /** =0: HPD is not assigned */ uint8_t digfe_sel; /** DIG stream( front-end ) selection, bit0 - DIG0 FE */ uint8_t dpia_id; /** Index of DPIA */ uint8_t fec_rdy : 1; uint8_t reserved : 7; uint32_t reserved1; }; /** * DMUB command for DPIA tunnel control. */ struct dmub_rb_cmd_dig1_dpia_control { struct dmub_cmd_header header; struct dmub_cmd_dig_dpia_control_data dpia_control; }; /** * SET_CONFIG Command Payload */ struct set_config_cmd_payload { uint8_t msg_type; /* set config message type */ uint8_t msg_data; /* set config message data */ }; /** * Data passed from driver to FW in a DMUB_CMD__DPIA_SET_CONFIG_ACCESS command. */ struct dmub_cmd_set_config_control_data { struct set_config_cmd_payload cmd_pkt; uint8_t instance; /* DPIA instance */ uint8_t immed_status; /* Immediate status returned in case of error */ }; /** * DMUB command structure for SET_CONFIG command. */ struct dmub_rb_cmd_set_config_access { struct dmub_cmd_header header; /* header */ struct dmub_cmd_set_config_control_data set_config_control; /* set config data */ }; /** * Data passed from driver to FW in a DMUB_CMD__DPIA_MST_ALLOC_SLOTS command. */ struct dmub_cmd_mst_alloc_slots_control_data { uint8_t mst_alloc_slots; /* mst slots to be allotted */ uint8_t instance; /* DPIA instance */ uint8_t immed_status; /* Immediate status returned as there is no outbox msg posted */ uint8_t mst_slots_in_use; /* returns slots in use for error cases */ }; /** * DMUB command structure for SET_ command. */ struct dmub_rb_cmd_set_mst_alloc_slots { struct dmub_cmd_header header; /* header */ struct dmub_cmd_mst_alloc_slots_control_data mst_slots_control; /* mst slots control */ }; /** * DMUB command structure for DPIA HPD int enable control. */ struct dmub_rb_cmd_dpia_hpd_int_enable { struct dmub_cmd_header header; /* header */ uint32_t enable; /* dpia hpd interrupt enable */ }; /** * struct dmub_rb_cmd_dpphy_init - DPPHY init. */ struct dmub_rb_cmd_dpphy_init { struct dmub_cmd_header header; /**< header */ uint8_t reserved[60]; /**< reserved bits */ }; /** * enum dp_aux_request_action - DP AUX request command listing. * * 4 AUX request command bits are shifted to high nibble. */ enum dp_aux_request_action { /** I2C-over-AUX write request */ DP_AUX_REQ_ACTION_I2C_WRITE = 0x00, /** I2C-over-AUX read request */ DP_AUX_REQ_ACTION_I2C_READ = 0x10, /** I2C-over-AUX write status request */ DP_AUX_REQ_ACTION_I2C_STATUS_REQ = 0x20, /** I2C-over-AUX write request with MOT=1 */ DP_AUX_REQ_ACTION_I2C_WRITE_MOT = 0x40, /** I2C-over-AUX read request with MOT=1 */ DP_AUX_REQ_ACTION_I2C_READ_MOT = 0x50, /** I2C-over-AUX write status request with MOT=1 */ DP_AUX_REQ_ACTION_I2C_STATUS_REQ_MOT = 0x60, /** Native AUX write request */ DP_AUX_REQ_ACTION_DPCD_WRITE = 0x80, /** Native AUX read request */ DP_AUX_REQ_ACTION_DPCD_READ = 0x90 }; /** * enum aux_return_code_type - DP AUX process return code listing. */ enum aux_return_code_type { /** AUX process succeeded */ AUX_RET_SUCCESS = 0, /** AUX process failed with unknown reason */ AUX_RET_ERROR_UNKNOWN, /** AUX process completed with invalid reply */ AUX_RET_ERROR_INVALID_REPLY, /** AUX process timed out */ AUX_RET_ERROR_TIMEOUT, /** HPD was low during AUX process */ AUX_RET_ERROR_HPD_DISCON, /** Failed to acquire AUX engine */ AUX_RET_ERROR_ENGINE_ACQUIRE, /** AUX request not supported */ AUX_RET_ERROR_INVALID_OPERATION, /** AUX process not available */ AUX_RET_ERROR_PROTOCOL_ERROR, }; /** * enum aux_channel_type - DP AUX channel type listing. */ enum aux_channel_type { /** AUX thru Legacy DP AUX */ AUX_CHANNEL_LEGACY_DDC, /** AUX thru DPIA DP tunneling */ AUX_CHANNEL_DPIA }; /** * struct aux_transaction_parameters - DP AUX request transaction data */ struct aux_transaction_parameters { uint8_t is_i2c_over_aux; /**< 0=native AUX, 1=I2C-over-AUX */ uint8_t action; /**< enum dp_aux_request_action */ uint8_t length; /**< DP AUX request data length */ uint8_t reserved; /**< For future use */ uint32_t address; /**< DP AUX address */ uint8_t data[16]; /**< DP AUX write data */ }; /** * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command. */ struct dmub_cmd_dp_aux_control_data { uint8_t instance; /**< AUX instance or DPIA instance */ uint8_t manual_acq_rel_enable; /**< manual control for acquiring or releasing AUX channel */ uint8_t sw_crc_enabled; /**< Use software CRC for tunneling packet instead of hardware CRC */ uint8_t reserved0; /**< For future use */ uint16_t timeout; /**< timeout time in us */ uint16_t reserved1; /**< For future use */ enum aux_channel_type type; /**< enum aux_channel_type */ struct aux_transaction_parameters dpaux; /**< struct aux_transaction_parameters */ }; /** * Definition of a DMUB_CMD__DP_AUX_ACCESS command. */ struct dmub_rb_cmd_dp_aux_access { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command. */ struct dmub_cmd_dp_aux_control_data aux_control; }; /** * Definition of a DMUB_CMD__OUTBOX1_ENABLE command. */ struct dmub_rb_cmd_outbox1_enable { /** * Command header. */ struct dmub_cmd_header header; /** * enable: 0x0 -> disable outbox1 notification (default value) * 0x1 -> enable outbox1 notification */ uint32_t enable; }; /* DP AUX Reply command - OutBox Cmd */ /** * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command. */ struct aux_reply_data { /** * Aux cmd */ uint8_t command; /** * Aux reply data length (max: 16 bytes) */ uint8_t length; /** * Alignment only */ uint8_t pad[2]; /** * Aux reply data */ uint8_t data[16]; }; /** * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command. */ struct aux_reply_control_data { /** * Reserved for future use */ uint32_t handle; /** * Aux Instance */ uint8_t instance; /** * Aux transaction result: definition in enum aux_return_code_type */ uint8_t result; /** * Alignment only */ uint16_t pad; }; /** * Definition of a DMUB_OUT_CMD__DP_AUX_REPLY command. */ struct dmub_rb_cmd_dp_aux_reply { /** * Command header. */ struct dmub_cmd_header header; /** * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command. */ struct aux_reply_control_data control; /** * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command. */ struct aux_reply_data reply_data; }; /* DP HPD Notify command - OutBox Cmd */ /** * DP HPD Type */ enum dp_hpd_type { /** * Normal DP HPD */ DP_HPD = 0, /** * DP HPD short pulse */ DP_IRQ }; /** * DP HPD Status */ enum dp_hpd_status { /** * DP_HPD status low */ DP_HPD_UNPLUG = 0, /** * DP_HPD status high */ DP_HPD_PLUG }; /** * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command. */ struct dp_hpd_data { /** * DP HPD instance */ uint8_t instance; /** * HPD type */ uint8_t hpd_type; /** * HPD status: only for type: DP_HPD to indicate status */ uint8_t hpd_status; /** * Alignment only */ uint8_t pad; }; /** * Definition of a DMUB_OUT_CMD__DP_HPD_NOTIFY command. */ struct dmub_rb_cmd_dp_hpd_notify { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command. */ struct dp_hpd_data hpd_data; }; /** * Definition of a SET_CONFIG reply from DPOA. */ enum set_config_status { SET_CONFIG_PENDING = 0, SET_CONFIG_ACK_RECEIVED, SET_CONFIG_RX_TIMEOUT, SET_CONFIG_UNKNOWN_ERROR, }; /** * Definition of a set_config reply */ struct set_config_reply_control_data { uint8_t instance; /* DPIA Instance */ uint8_t status; /* Set Config reply */ uint16_t pad; /* Alignment */ }; /** * Definition of a DMUB_OUT_CMD__SET_CONFIG_REPLY command. */ struct dmub_rb_cmd_dp_set_config_reply { struct dmub_cmd_header header; struct set_config_reply_control_data set_config_reply_control; }; /** * Definition of a DPIA notification header */ struct dpia_notification_header { uint8_t instance; /**< DPIA Instance */ uint8_t reserved[3]; enum dmub_cmd_dpia_notification_type type; /**< DPIA notification type */ }; /** * Definition of the common data struct of DPIA notification */ struct dpia_notification_common { uint8_t cmd_buffer[DMUB_RB_CMD_SIZE - sizeof(struct dmub_cmd_header) - sizeof(struct dpia_notification_header)]; }; /** * Definition of a DPIA notification data */ struct dpia_bw_allocation_notify_data { union { struct { uint16_t cm_bw_alloc_support: 1; /**< USB4 CM BW Allocation mode support */ uint16_t bw_request_failed: 1; /**< BW_Request_Failed */ uint16_t bw_request_succeeded: 1; /**< BW_Request_Succeeded */ uint16_t est_bw_changed: 1; /**< Estimated_BW changed */ uint16_t bw_alloc_cap_changed: 1; /**< BW_Allocation_Capabiity_Changed */ uint16_t reserved: 11; /**< Reserved */ } bits; uint16_t flags; }; uint8_t cm_id; /**< CM ID */ uint8_t group_id; /**< Group ID */ uint8_t granularity; /**< BW Allocation Granularity */ uint8_t estimated_bw; /**< Estimated_BW */ uint8_t allocated_bw; /**< Allocated_BW */ uint8_t reserved; }; /** * union dpia_notify_data_type - DPIA Notification in Outbox command */ union dpia_notification_data { /** * DPIA Notification for common data struct */ struct dpia_notification_common common_data; /** * DPIA Notification for DP BW Allocation support */ struct dpia_bw_allocation_notify_data dpia_bw_alloc; }; /** * Definition of a DPIA notification payload */ struct dpia_notification_payload { struct dpia_notification_header header; union dpia_notification_data data; /**< DPIA notification payload data */ }; /** * Definition of a DMUB_OUT_CMD__DPIA_NOTIFICATION command. */ struct dmub_rb_cmd_dpia_notification { struct dmub_cmd_header header; /**< DPIA notification header */ struct dpia_notification_payload payload; /**< DPIA notification payload */ }; /** * Data passed from driver to FW in a DMUB_CMD__QUERY_HPD_STATE command. */ struct dmub_cmd_hpd_state_query_data { uint8_t instance; /**< HPD instance or DPIA instance */ uint8_t result; /**< For returning HPD state */ uint16_t pad; /** < Alignment */ enum aux_channel_type ch_type; /**< enum aux_channel_type */ enum aux_return_code_type status; /**< for returning the status of command */ }; /** * Definition of a DMUB_CMD__QUERY_HPD_STATE command. */ struct dmub_rb_cmd_query_hpd_state { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__QUERY_HPD_STATE command. */ struct dmub_cmd_hpd_state_query_data data; }; /* * Command IDs should be treated as stable ABI. * Do not reuse or modify IDs. */ /** * PSR command sub-types. */ enum dmub_cmd_psr_type { /** * Set PSR version support. */ DMUB_CMD__PSR_SET_VERSION = 0, /** * Copy driver-calculated parameters to PSR state. */ DMUB_CMD__PSR_COPY_SETTINGS = 1, /** * Enable PSR. */ DMUB_CMD__PSR_ENABLE = 2, /** * Disable PSR. */ DMUB_CMD__PSR_DISABLE = 3, /** * Set PSR level. * PSR level is a 16-bit value dicated by driver that * will enable/disable different functionality. */ DMUB_CMD__PSR_SET_LEVEL = 4, /** * Forces PSR enabled until an explicit PSR disable call. */ DMUB_CMD__PSR_FORCE_STATIC = 5, /** * Set vtotal in psr active for FreeSync PSR. */ DMUB_CMD__SET_SINK_VTOTAL_IN_PSR_ACTIVE = 6, /** * Set PSR power option */ DMUB_CMD__SET_PSR_POWER_OPT = 7, }; enum dmub_cmd_fams_type { DMUB_CMD__FAMS_SETUP_FW_CTRL = 0, DMUB_CMD__FAMS_DRR_UPDATE = 1, DMUB_CMD__HANDLE_SUBVP_CMD = 2, // specifically for SubVP cmd /** * For SubVP set manual trigger in FW because it * triggers DRR_UPDATE_PENDING which SubVP relies * on (for any SubVP cases that use a DRR display) */ DMUB_CMD__FAMS_SET_MANUAL_TRIGGER = 3, }; /** * PSR versions. */ enum psr_version { /** * PSR version 1. */ PSR_VERSION_1 = 0, /** * Freesync PSR SU. */ PSR_VERSION_SU_1 = 1, /** * PSR not supported. */ PSR_VERSION_UNSUPPORTED = 0xFFFFFFFF, }; /** * enum dmub_cmd_mall_type - MALL commands */ enum dmub_cmd_mall_type { /** * Allows display refresh from MALL. */ DMUB_CMD__MALL_ACTION_ALLOW = 0, /** * Disallows display refresh from MALL. */ DMUB_CMD__MALL_ACTION_DISALLOW = 1, /** * Cursor copy for MALL. */ DMUB_CMD__MALL_ACTION_COPY_CURSOR = 2, /** * Controls DF requests. */ DMUB_CMD__MALL_ACTION_NO_DF_REQ = 3, }; /** * PHY Link rate for DP. */ enum phy_link_rate { /** * not supported. */ PHY_RATE_UNKNOWN = 0, /** * Rate_1 (RBR) - 1.62 Gbps/Lane */ PHY_RATE_162 = 1, /** * Rate_2 - 2.16 Gbps/Lane */ PHY_RATE_216 = 2, /** * Rate_3 - 2.43 Gbps/Lane */ PHY_RATE_243 = 3, /** * Rate_4 (HBR) - 2.70 Gbps/Lane */ PHY_RATE_270 = 4, /** * Rate_5 (RBR2)- 3.24 Gbps/Lane */ PHY_RATE_324 = 5, /** * Rate_6 - 4.32 Gbps/Lane */ PHY_RATE_432 = 6, /** * Rate_7 (HBR2)- 5.40 Gbps/Lane */ PHY_RATE_540 = 7, /** * Rate_8 (HBR3)- 8.10 Gbps/Lane */ PHY_RATE_810 = 8, /** * UHBR10 - 10.0 Gbps/Lane */ PHY_RATE_1000 = 9, /** * UHBR13.5 - 13.5 Gbps/Lane */ PHY_RATE_1350 = 10, /** * UHBR10 - 20.0 Gbps/Lane */ PHY_RATE_2000 = 11, }; /** * enum dmub_phy_fsm_state - PHY FSM states. * PHY FSM state to transit to during PSR enable/disable. */ enum dmub_phy_fsm_state { DMUB_PHY_FSM_POWER_UP_DEFAULT = 0, DMUB_PHY_FSM_RESET, DMUB_PHY_FSM_RESET_RELEASED, DMUB_PHY_FSM_SRAM_LOAD_DONE, DMUB_PHY_FSM_INITIALIZED, DMUB_PHY_FSM_CALIBRATED, DMUB_PHY_FSM_CALIBRATED_LP, DMUB_PHY_FSM_CALIBRATED_PG, DMUB_PHY_FSM_POWER_DOWN, DMUB_PHY_FSM_PLL_EN, DMUB_PHY_FSM_TX_EN, DMUB_PHY_FSM_FAST_LP, DMUB_PHY_FSM_P2_PLL_OFF_CPM, DMUB_PHY_FSM_P2_PLL_OFF_PG, DMUB_PHY_FSM_P2_PLL_OFF, DMUB_PHY_FSM_P2_PLL_ON, }; /** * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command. */ struct dmub_cmd_psr_copy_settings_data { /** * Flags that can be set by driver to change some PSR behaviour. */ union dmub_psr_debug_flags debug; /** * 16-bit value dicated by driver that will enable/disable different functionality. */ uint16_t psr_level; /** * DPP HW instance. */ uint8_t dpp_inst; /** * MPCC HW instance. * Not used in dmub fw, * dmub fw will get active opp by reading odm registers. */ uint8_t mpcc_inst; /** * OPP HW instance. * Not used in dmub fw, * dmub fw will get active opp by reading odm registers. */ uint8_t opp_inst; /** * OTG HW instance. */ uint8_t otg_inst; /** * DIG FE HW instance. */ uint8_t digfe_inst; /** * DIG BE HW instance. */ uint8_t digbe_inst; /** * DP PHY HW instance. */ uint8_t dpphy_inst; /** * AUX HW instance. */ uint8_t aux_inst; /** * Determines if SMU optimzations are enabled/disabled. */ uint8_t smu_optimizations_en; /** * Unused. * TODO: Remove. */ uint8_t frame_delay; /** * If RFB setup time is greater than the total VBLANK time, * it is not possible for the sink to capture the video frame * in the same frame the SDP is sent. In this case, * the frame capture indication bit should be set and an extra * static frame should be transmitted to the sink. */ uint8_t frame_cap_ind; /** * Granularity of Y offset supported by sink. */ uint8_t su_y_granularity; /** * Indicates whether sink should start capturing * immediately following active scan line, * or starting with the 2nd active scan line. */ uint8_t line_capture_indication; /** * Multi-display optimizations are implemented on certain ASICs. */ uint8_t multi_disp_optimizations_en; /** * The last possible line SDP may be transmitted without violating * the RFB setup time or entering the active video frame. */ uint16_t init_sdp_deadline; /** * @ rate_control_caps : Indicate FreeSync PSR Sink Capabilities */ uint8_t rate_control_caps ; /* * Force PSRSU always doing full frame update */ uint8_t force_ffu_mode; /** * Length of each horizontal line in us. */ uint32_t line_time_in_us; /** * FEC enable status in driver */ uint8_t fec_enable_status; /** * FEC re-enable delay when PSR exit. * unit is 100us, range form 0~255(0xFF). */ uint8_t fec_enable_delay_in100us; /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /* * DSC enable status in driver */ uint8_t dsc_enable_status; /* * Use FSM state for PSR power up/down */ uint8_t use_phy_fsm; /** * frame delay for frame re-lock */ uint8_t relock_delay_frame_cnt; /** * Explicit padding to 2 byte boundary. */ uint8_t pad3; /** * DSC Slice height. */ uint16_t dsc_slice_height; /** * Explicit padding to 4 byte boundary. */ uint16_t pad; }; /** * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command. */ struct dmub_rb_cmd_psr_copy_settings { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command. */ struct dmub_cmd_psr_copy_settings_data psr_copy_settings_data; }; /** * Data passed from driver to FW in a DMUB_CMD__PSR_SET_LEVEL command. */ struct dmub_cmd_psr_set_level_data { /** * 16-bit value dicated by driver that will enable/disable different functionality. */ uint16_t psr_level; /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; }; /** * Definition of a DMUB_CMD__PSR_SET_LEVEL command. */ struct dmub_rb_cmd_psr_set_level { /** * Command header. */ struct dmub_cmd_header header; /** * Definition of a DMUB_CMD__PSR_SET_LEVEL command. */ struct dmub_cmd_psr_set_level_data psr_set_level_data; }; struct dmub_rb_cmd_psr_enable_data { /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /** * Phy state to enter. * Values to use are defined in dmub_phy_fsm_state */ uint8_t phy_fsm_state; /** * Phy rate for DP - RBR/HBR/HBR2/HBR3. * Set this using enum phy_link_rate. * This does not support HDMI/DP2 for now. */ uint8_t phy_rate; }; /** * Definition of a DMUB_CMD__PSR_ENABLE command. * PSR enable/disable is controlled using the sub_type. */ struct dmub_rb_cmd_psr_enable { /** * Command header. */ struct dmub_cmd_header header; struct dmub_rb_cmd_psr_enable_data data; }; /** * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command. */ struct dmub_cmd_psr_set_version_data { /** * PSR version that FW should implement. */ enum psr_version version; /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[2]; }; /** * Definition of a DMUB_CMD__PSR_SET_VERSION command. */ struct dmub_rb_cmd_psr_set_version { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command. */ struct dmub_cmd_psr_set_version_data psr_set_version_data; }; struct dmub_cmd_psr_force_static_data { /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[2]; }; /** * Definition of a DMUB_CMD__PSR_FORCE_STATIC command. */ struct dmub_rb_cmd_psr_force_static { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__PSR_FORCE_STATIC command. */ struct dmub_cmd_psr_force_static_data psr_force_static_data; }; /** * PSR SU debug flags. */ union dmub_psr_su_debug_flags { /** * PSR SU debug flags. */ struct { /** * Update dirty rect in SW only. */ uint8_t update_dirty_rect_only : 1; /** * Reset the cursor/plane state before processing the call. */ uint8_t reset_state : 1; } bitfields; /** * Union for debug flags. */ uint32_t u32All; }; /** * Data passed from driver to FW in a DMUB_CMD__UPDATE_DIRTY_RECT command. * This triggers a selective update for PSR SU. */ struct dmub_cmd_update_dirty_rect_data { /** * Dirty rects from OS. */ struct dmub_rect src_dirty_rects[DMUB_MAX_DIRTY_RECTS]; /** * PSR SU debug flags. */ union dmub_psr_su_debug_flags debug_flags; /** * OTG HW instance. */ uint8_t pipe_idx; /** * Number of dirty rects. */ uint8_t dirty_rect_count; /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; }; /** * Definition of a DMUB_CMD__UPDATE_DIRTY_RECT command. */ struct dmub_rb_cmd_update_dirty_rect { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__UPDATE_DIRTY_RECT command. */ struct dmub_cmd_update_dirty_rect_data update_dirty_rect_data; }; /** * Data passed from driver to FW in a DMUB_CMD__UPDATE_CURSOR_INFO command. */ union dmub_reg_cursor_control_cfg { struct { uint32_t cur_enable: 1; uint32_t reser0: 3; uint32_t cur_2x_magnify: 1; uint32_t reser1: 3; uint32_t mode: 3; uint32_t reser2: 5; uint32_t pitch: 2; uint32_t reser3: 6; uint32_t line_per_chunk: 5; uint32_t reser4: 3; } bits; uint32_t raw; }; struct dmub_cursor_position_cache_hubp { union dmub_reg_cursor_control_cfg cur_ctl; union dmub_reg_position_cfg { struct { uint32_t cur_x_pos: 16; uint32_t cur_y_pos: 16; } bits; uint32_t raw; } position; union dmub_reg_hot_spot_cfg { struct { uint32_t hot_x: 16; uint32_t hot_y: 16; } bits; uint32_t raw; } hot_spot; union dmub_reg_dst_offset_cfg { struct { uint32_t dst_x_offset: 13; uint32_t reserved: 19; } bits; uint32_t raw; } dst_offset; }; union dmub_reg_cur0_control_cfg { struct { uint32_t cur0_enable: 1; uint32_t expansion_mode: 1; uint32_t reser0: 1; uint32_t cur0_rom_en: 1; uint32_t mode: 3; uint32_t reserved: 25; } bits; uint32_t raw; }; struct dmub_cursor_position_cache_dpp { union dmub_reg_cur0_control_cfg cur0_ctl; }; struct dmub_cursor_position_cfg { struct dmub_cursor_position_cache_hubp pHubp; struct dmub_cursor_position_cache_dpp pDpp; uint8_t pipe_idx; /* * Padding is required. To be 4 Bytes Aligned. */ uint8_t padding[3]; }; struct dmub_cursor_attribute_cache_hubp { uint32_t SURFACE_ADDR_HIGH; uint32_t SURFACE_ADDR; union dmub_reg_cursor_control_cfg cur_ctl; union dmub_reg_cursor_size_cfg { struct { uint32_t width: 16; uint32_t height: 16; } bits; uint32_t raw; } size; union dmub_reg_cursor_settings_cfg { struct { uint32_t dst_y_offset: 8; uint32_t chunk_hdl_adjust: 2; uint32_t reserved: 22; } bits; uint32_t raw; } settings; }; struct dmub_cursor_attribute_cache_dpp { union dmub_reg_cur0_control_cfg cur0_ctl; }; struct dmub_cursor_attributes_cfg { struct dmub_cursor_attribute_cache_hubp aHubp; struct dmub_cursor_attribute_cache_dpp aDpp; }; struct dmub_cmd_update_cursor_payload0 { /** * Cursor dirty rects. */ struct dmub_rect cursor_rect; /** * PSR SU debug flags. */ union dmub_psr_su_debug_flags debug_flags; /** * Cursor enable/disable. */ uint8_t enable; /** * OTG HW instance. */ uint8_t pipe_idx; /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /** * Cursor Position Register. * Registers contains Hubp & Dpp modules */ struct dmub_cursor_position_cfg position_cfg; }; struct dmub_cmd_update_cursor_payload1 { struct dmub_cursor_attributes_cfg attribute_cfg; }; union dmub_cmd_update_cursor_info_data { struct dmub_cmd_update_cursor_payload0 payload0; struct dmub_cmd_update_cursor_payload1 payload1; }; /** * Definition of a DMUB_CMD__UPDATE_CURSOR_INFO command. */ struct dmub_rb_cmd_update_cursor_info { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__UPDATE_CURSOR_INFO command. */ union dmub_cmd_update_cursor_info_data update_cursor_info_data; }; /** * Data passed from driver to FW in a DMUB_CMD__SET_SINK_VTOTAL_IN_PSR_ACTIVE command. */ struct dmub_cmd_psr_set_vtotal_data { /** * 16-bit value dicated by driver that indicates the vtotal in PSR active requirement when screen idle.. */ uint16_t psr_vtotal_idle; /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /* * 16-bit value dicated by driver that indicates the vtotal in PSR active requirement when doing SU/FFU. */ uint16_t psr_vtotal_su; /** * Explicit padding to 4 byte boundary. */ uint8_t pad2[2]; }; /** * Definition of a DMUB_CMD__SET_SINK_VTOTAL_IN_PSR_ACTIVE command. */ struct dmub_rb_cmd_psr_set_vtotal { /** * Command header. */ struct dmub_cmd_header header; /** * Definition of a DMUB_CMD__SET_SINK_VTOTAL_IN_PSR_ACTIVE command. */ struct dmub_cmd_psr_set_vtotal_data psr_set_vtotal_data; }; /** * Data passed from driver to FW in a DMUB_CMD__SET_PSR_POWER_OPT command. */ struct dmub_cmd_psr_set_power_opt_data { /** * PSR control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel instance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[2]; /** * PSR power option */ uint32_t power_opt; }; #define REPLAY_RESIDENCY_MODE_SHIFT (0) #define REPLAY_RESIDENCY_ENABLE_SHIFT (1) #define REPLAY_RESIDENCY_MODE_MASK (0x1 << REPLAY_RESIDENCY_MODE_SHIFT) # define REPLAY_RESIDENCY_MODE_PHY (0x0 << REPLAY_RESIDENCY_MODE_SHIFT) # define REPLAY_RESIDENCY_MODE_ALPM (0x1 << REPLAY_RESIDENCY_MODE_SHIFT) #define REPLAY_RESIDENCY_ENABLE_MASK (0x1 << REPLAY_RESIDENCY_ENABLE_SHIFT) # define REPLAY_RESIDENCY_DISABLE (0x0 << REPLAY_RESIDENCY_ENABLE_SHIFT) # define REPLAY_RESIDENCY_ENABLE (0x1 << REPLAY_RESIDENCY_ENABLE_SHIFT) enum replay_state { REPLAY_STATE_0 = 0x0, REPLAY_STATE_1 = 0x10, REPLAY_STATE_1A = 0x11, REPLAY_STATE_2 = 0x20, REPLAY_STATE_3 = 0x30, REPLAY_STATE_3INIT = 0x31, REPLAY_STATE_4 = 0x40, REPLAY_STATE_4A = 0x41, REPLAY_STATE_4B = 0x42, REPLAY_STATE_4C = 0x43, REPLAY_STATE_4D = 0x44, REPLAY_STATE_4B_LOCKED = 0x4A, REPLAY_STATE_4C_UNLOCKED = 0x4B, REPLAY_STATE_5 = 0x50, REPLAY_STATE_5A = 0x51, REPLAY_STATE_5B = 0x52, REPLAY_STATE_5A_LOCKED = 0x5A, REPLAY_STATE_5B_UNLOCKED = 0x5B, REPLAY_STATE_6 = 0x60, REPLAY_STATE_6A = 0x61, REPLAY_STATE_6B = 0x62, REPLAY_STATE_INVALID = 0xFF, }; /** * Replay command sub-types. */ enum dmub_cmd_replay_type { /** * Copy driver-calculated parameters to REPLAY state. */ DMUB_CMD__REPLAY_COPY_SETTINGS = 0, /** * Enable REPLAY. */ DMUB_CMD__REPLAY_ENABLE = 1, /** * Set Replay power option. */ DMUB_CMD__SET_REPLAY_POWER_OPT = 2, /** * Set coasting vtotal. */ DMUB_CMD__REPLAY_SET_COASTING_VTOTAL = 3, }; /** * Data passed from driver to FW in a DMUB_CMD__REPLAY_COPY_SETTINGS command. */ struct dmub_cmd_replay_copy_settings_data { /** * Flags that can be set by driver to change some replay behaviour. */ union replay_debug_flags debug; /** * @flags: Flags used to determine feature functionality. */ union replay_hw_flags flags; /** * DPP HW instance. */ uint8_t dpp_inst; /** * OTG HW instance. */ uint8_t otg_inst; /** * DIG FE HW instance. */ uint8_t digfe_inst; /** * DIG BE HW instance. */ uint8_t digbe_inst; /** * AUX HW instance. */ uint8_t aux_inst; /** * Panel Instance. * Panel isntance to identify which psr_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /** * @pixel_deviation_per_line: Indicate the maximum pixel deviation per line compare * to Source timing when Sink maintains coasting vtotal during the Replay normal sleep mode */ uint8_t pixel_deviation_per_line; /** * @max_deviation_line: The max number of deviation line that can keep the timing * synchronized between the Source and Sink during Replay normal sleep mode. */ uint8_t max_deviation_line; /** * Length of each horizontal line in ns. */ uint32_t line_time_in_ns; /** * PHY instance. */ uint8_t dpphy_inst; /** * Determines if SMU optimzations are enabled/disabled. */ uint8_t smu_optimizations_en; /** * Determines if timing sync are enabled/disabled. */ uint8_t replay_timing_sync_supported; /* * Use FSM state for Replay power up/down */ uint8_t use_phy_fsm; }; /** * Definition of a DMUB_CMD__REPLAY_COPY_SETTINGS command. */ struct dmub_rb_cmd_replay_copy_settings { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__REPLAY_COPY_SETTINGS command. */ struct dmub_cmd_replay_copy_settings_data replay_copy_settings_data; }; /** * Replay disable / enable state for dmub_rb_cmd_replay_enable_data.enable */ enum replay_enable { /** * Disable REPLAY. */ REPLAY_DISABLE = 0, /** * Enable REPLAY. */ REPLAY_ENABLE = 1, }; /** * Data passed from driver to FW in a DMUB_CMD__REPLAY_ENABLE command. */ struct dmub_rb_cmd_replay_enable_data { /** * Replay enable or disable. */ uint8_t enable; /** * Panel Instance. * Panel isntance to identify which replay_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /** * Phy state to enter. * Values to use are defined in dmub_phy_fsm_state */ uint8_t phy_fsm_state; /** * Phy rate for DP - RBR/HBR/HBR2/HBR3. * Set this using enum phy_link_rate. * This does not support HDMI/DP2 for now. */ uint8_t phy_rate; }; /** * Definition of a DMUB_CMD__REPLAY_ENABLE command. * Replay enable/disable is controlled using action in data. */ struct dmub_rb_cmd_replay_enable { /** * Command header. */ struct dmub_cmd_header header; struct dmub_rb_cmd_replay_enable_data data; }; /** * Data passed from driver to FW in a DMUB_CMD__SET_REPLAY_POWER_OPT command. */ struct dmub_cmd_replay_set_power_opt_data { /** * Panel Instance. * Panel isntance to identify which replay_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[3]; /** * REPLAY power option */ uint32_t power_opt; }; /** * Definition of a DMUB_CMD__SET_REPLAY_POWER_OPT command. */ struct dmub_rb_cmd_replay_set_power_opt { /** * Command header. */ struct dmub_cmd_header header; /** * Definition of a DMUB_CMD__SET_REPLAY_POWER_OPT command. */ struct dmub_cmd_replay_set_power_opt_data replay_set_power_opt_data; }; /** * Data passed from driver to FW in a DMUB_CMD__REPLAY_SET_COASTING_VTOTAL command. */ struct dmub_cmd_replay_set_coasting_vtotal_data { /** * 16-bit value dicated by driver that indicates the coasting vtotal. */ uint16_t coasting_vtotal; /** * REPLAY control version. */ uint8_t cmd_version; /** * Panel Instance. * Panel isntance to identify which replay_state to use * Currently the support is only for 0 or 1 */ uint8_t panel_inst; }; /** * Definition of a DMUB_CMD__REPLAY_SET_COASTING_VTOTAL command. */ struct dmub_rb_cmd_replay_set_coasting_vtotal { /** * Command header. */ struct dmub_cmd_header header; /** * Definition of a DMUB_CMD__REPLAY_SET_COASTING_VTOTAL command. */ struct dmub_cmd_replay_set_coasting_vtotal_data replay_set_coasting_vtotal_data; }; /** * Definition of a DMUB_CMD__SET_PSR_POWER_OPT command. */ struct dmub_rb_cmd_psr_set_power_opt { /** * Command header. */ struct dmub_cmd_header header; /** * Definition of a DMUB_CMD__SET_PSR_POWER_OPT command. */ struct dmub_cmd_psr_set_power_opt_data psr_set_power_opt_data; }; /** * Set of HW components that can be locked. * * Note: If updating with more HW components, fields * in dmub_inbox0_cmd_lock_hw must be updated to match. */ union dmub_hw_lock_flags { /** * Set of HW components that can be locked. */ struct { /** * Lock/unlock OTG master update lock. */ uint8_t lock_pipe : 1; /** * Lock/unlock cursor. */ uint8_t lock_cursor : 1; /** * Lock/unlock global update lock. */ uint8_t lock_dig : 1; /** * Triple buffer lock requires additional hw programming to usual OTG master lock. */ uint8_t triple_buffer_lock : 1; } bits; /** * Union for HW Lock flags. */ uint8_t u8All; }; /** * Instances of HW to be locked. * * Note: If updating with more HW components, fields * in dmub_inbox0_cmd_lock_hw must be updated to match. */ struct dmub_hw_lock_inst_flags { /** * OTG HW instance for OTG master update lock. */ uint8_t otg_inst; /** * OPP instance for cursor lock. */ uint8_t opp_inst; /** * OTG HW instance for global update lock. * TODO: Remove, and re-use otg_inst. */ uint8_t dig_inst; /** * Explicit pad to 4 byte boundary. */ uint8_t pad; }; /** * Clients that can acquire the HW Lock Manager. * * Note: If updating with more clients, fields in * dmub_inbox0_cmd_lock_hw must be updated to match. */ enum hw_lock_client { /** * Driver is the client of HW Lock Manager. */ HW_LOCK_CLIENT_DRIVER = 0, /** * PSR SU is the client of HW Lock Manager. */ HW_LOCK_CLIENT_PSR_SU = 1, /** * Replay is the client of HW Lock Manager. */ HW_LOCK_CLIENT_REPLAY = 4, /** * Invalid client. */ HW_LOCK_CLIENT_INVALID = 0xFFFFFFFF, }; /** * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command. */ struct dmub_cmd_lock_hw_data { /** * Specifies the client accessing HW Lock Manager. */ enum hw_lock_client client; /** * HW instances to be locked. */ struct dmub_hw_lock_inst_flags inst_flags; /** * Which components to be locked. */ union dmub_hw_lock_flags hw_locks; /** * Specifies lock/unlock. */ uint8_t lock; /** * HW can be unlocked separately from releasing the HW Lock Mgr. * This flag is set if the client wishes to release the object. */ uint8_t should_release; /** * Explicit padding to 4 byte boundary. */ uint8_t pad; }; /** * Definition of a DMUB_CMD__HW_LOCK command. * Command is used by driver and FW. */ struct dmub_rb_cmd_lock_hw { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command. */ struct dmub_cmd_lock_hw_data lock_hw_data; }; /** * ABM command sub-types. */ enum dmub_cmd_abm_type { /** * Initialize parameters for ABM algorithm. * Data is passed through an indirect buffer. */ DMUB_CMD__ABM_INIT_CONFIG = 0, /** * Set OTG and panel HW instance. */ DMUB_CMD__ABM_SET_PIPE = 1, /** * Set user requested backklight level. */ DMUB_CMD__ABM_SET_BACKLIGHT = 2, /** * Set ABM operating/aggression level. */ DMUB_CMD__ABM_SET_LEVEL = 3, /** * Set ambient light level. */ DMUB_CMD__ABM_SET_AMBIENT_LEVEL = 4, /** * Enable/disable fractional duty cycle for backlight PWM. */ DMUB_CMD__ABM_SET_PWM_FRAC = 5, /** * unregister vertical interrupt after steady state is reached */ DMUB_CMD__ABM_PAUSE = 6, /** * Save and Restore ABM state. On save we save parameters, and * on restore we update state with passed in data. */ DMUB_CMD__ABM_SAVE_RESTORE = 7, }; /** * Parameters for ABM2.4 algorithm. Passed from driver to FW via an indirect buffer. * Requirements: * - Padded explicitly to 32-bit boundary. * - Must ensure this structure matches the one on driver-side, * otherwise it won't be aligned. */ struct abm_config_table { /** * Gamma curve thresholds, used for crgb conversion. */ uint16_t crgb_thresh[NUM_POWER_FN_SEGS]; // 0B /** * Gamma curve offsets, used for crgb conversion. */ uint16_t crgb_offset[NUM_POWER_FN_SEGS]; // 16B /** * Gamma curve slopes, used for crgb conversion. */ uint16_t crgb_slope[NUM_POWER_FN_SEGS]; // 32B /** * Custom backlight curve thresholds. */ uint16_t backlight_thresholds[NUM_BL_CURVE_SEGS]; // 48B /** * Custom backlight curve offsets. */ uint16_t backlight_offsets[NUM_BL_CURVE_SEGS]; // 78B /** * Ambient light thresholds. */ uint16_t ambient_thresholds_lux[NUM_AMBI_LEVEL]; // 112B /** * Minimum programmable backlight. */ uint16_t min_abm_backlight; // 122B /** * Minimum reduction values. */ uint8_t min_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL]; // 124B /** * Maximum reduction values. */ uint8_t max_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL]; // 144B /** * Bright positive gain. */ uint8_t bright_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL]; // 164B /** * Dark negative gain. */ uint8_t dark_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL]; // 184B /** * Hybrid factor. */ uint8_t hybrid_factor[NUM_AGGR_LEVEL]; // 204B /** * Contrast factor. */ uint8_t contrast_factor[NUM_AGGR_LEVEL]; // 208B /** * Deviation gain. */ uint8_t deviation_gain[NUM_AGGR_LEVEL]; // 212B /** * Minimum knee. */ uint8_t min_knee[NUM_AGGR_LEVEL]; // 216B /** * Maximum knee. */ uint8_t max_knee[NUM_AGGR_LEVEL]; // 220B /** * Unused. */ uint8_t iir_curve[NUM_AMBI_LEVEL]; // 224B /** * Explicit padding to 4 byte boundary. */ uint8_t pad3[3]; // 229B /** * Backlight ramp reduction. */ uint16_t blRampReduction[NUM_AGGR_LEVEL]; // 232B /** * Backlight ramp start. */ uint16_t blRampStart[NUM_AGGR_LEVEL]; // 240B }; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command. */ struct dmub_cmd_abm_set_pipe_data { /** * OTG HW instance. */ uint8_t otg_inst; /** * Panel Control HW instance. */ uint8_t panel_inst; /** * Controls how ABM will interpret a set pipe or set level command. */ uint8_t set_pipe_option; /** * Unused. * TODO: Remove. */ uint8_t ramping_boundary; /** * PwrSeq HW Instance. */ uint8_t pwrseq_inst; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[3]; }; /** * Definition of a DMUB_CMD__ABM_SET_PIPE command. */ struct dmub_rb_cmd_abm_set_pipe { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command. */ struct dmub_cmd_abm_set_pipe_data abm_set_pipe_data; }; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command. */ struct dmub_cmd_abm_set_backlight_data { /** * Number of frames to ramp to backlight user level. */ uint32_t frame_ramp; /** * Requested backlight level from user. */ uint32_t backlight_user_level; /** * ABM control version. */ uint8_t version; /** * Panel Control HW instance mask. * Bit 0 is Panel Control HW instance 0. * Bit 1 is Panel Control HW instance 1. */ uint8_t panel_mask; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[2]; }; /** * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command. */ struct dmub_rb_cmd_abm_set_backlight { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command. */ struct dmub_cmd_abm_set_backlight_data abm_set_backlight_data; }; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command. */ struct dmub_cmd_abm_set_level_data { /** * Set current ABM operating/aggression level. */ uint32_t level; /** * ABM control version. */ uint8_t version; /** * Panel Control HW instance mask. * Bit 0 is Panel Control HW instance 0. * Bit 1 is Panel Control HW instance 1. */ uint8_t panel_mask; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[2]; }; /** * Definition of a DMUB_CMD__ABM_SET_LEVEL command. */ struct dmub_rb_cmd_abm_set_level { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command. */ struct dmub_cmd_abm_set_level_data abm_set_level_data; }; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command. */ struct dmub_cmd_abm_set_ambient_level_data { /** * Ambient light sensor reading from OS. */ uint32_t ambient_lux; /** * ABM control version. */ uint8_t version; /** * Panel Control HW instance mask. * Bit 0 is Panel Control HW instance 0. * Bit 1 is Panel Control HW instance 1. */ uint8_t panel_mask; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[2]; }; /** * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command. */ struct dmub_rb_cmd_abm_set_ambient_level { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command. */ struct dmub_cmd_abm_set_ambient_level_data abm_set_ambient_level_data; }; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command. */ struct dmub_cmd_abm_set_pwm_frac_data { /** * Enable/disable fractional duty cycle for backlight PWM. * TODO: Convert to uint8_t. */ uint32_t fractional_pwm; /** * ABM control version. */ uint8_t version; /** * Panel Control HW instance mask. * Bit 0 is Panel Control HW instance 0. * Bit 1 is Panel Control HW instance 1. */ uint8_t panel_mask; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[2]; }; /** * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command. */ struct dmub_rb_cmd_abm_set_pwm_frac { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command. */ struct dmub_cmd_abm_set_pwm_frac_data abm_set_pwm_frac_data; }; /** * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command. */ struct dmub_cmd_abm_init_config_data { /** * Location of indirect buffer used to pass init data to ABM. */ union dmub_addr src; /** * Indirect buffer length. */ uint16_t bytes; /** * ABM control version. */ uint8_t version; /** * Panel Control HW instance mask. * Bit 0 is Panel Control HW instance 0. * Bit 1 is Panel Control HW instance 1. */ uint8_t panel_mask; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[2]; }; /** * Definition of a DMUB_CMD__ABM_INIT_CONFIG command. */ struct dmub_rb_cmd_abm_init_config { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command. */ struct dmub_cmd_abm_init_config_data abm_init_config_data; }; /** * Data passed from driver to FW in a DMUB_CMD__ABM_PAUSE command. */ struct dmub_cmd_abm_pause_data { /** * Panel Control HW instance mask. * Bit 0 is Panel Control HW instance 0. * Bit 1 is Panel Control HW instance 1. */ uint8_t panel_mask; /** * OTG hw instance */ uint8_t otg_inst; /** * Enable or disable ABM pause */ uint8_t enable; /** * Explicit padding to 4 byte boundary. */ uint8_t pad[1]; }; /** * Definition of a DMUB_CMD__ABM_PAUSE command. */ struct dmub_rb_cmd_abm_pause { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__ABM_PAUSE command. */ struct dmub_cmd_abm_pause_data abm_pause_data; }; /** * Definition of a DMUB_CMD__ABM_SAVE_RESTORE command. */ struct dmub_rb_cmd_abm_save_restore { /** * Command header. */ struct dmub_cmd_header header; /** * OTG hw instance */ uint8_t otg_inst; /** * Enable or disable ABM pause */ uint8_t freeze; /** * Explicit padding to 4 byte boundary. */ uint8_t debug; /** * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command. */ struct dmub_cmd_abm_init_config_data abm_init_config_data; }; /** * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command. */ struct dmub_cmd_query_feature_caps_data { /** * DMUB feature capabilities. * After DMUB init, driver will query FW capabilities prior to enabling certain features. */ struct dmub_feature_caps feature_caps; }; /** * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command. */ struct dmub_rb_cmd_query_feature_caps { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command. */ struct dmub_cmd_query_feature_caps_data query_feature_caps_data; }; /** * Data passed from driver to FW in a DMUB_CMD__GET_VISUAL_CONFIRM_COLOR command. */ struct dmub_cmd_visual_confirm_color_data { /** * DMUB feature capabilities. * After DMUB init, driver will query FW capabilities prior to enabling certain features. */ struct dmub_visual_confirm_color visual_confirm_color; }; /** * Definition of a DMUB_CMD__GET_VISUAL_CONFIRM_COLOR command. */ struct dmub_rb_cmd_get_visual_confirm_color { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__GET_VISUAL_CONFIRM_COLOR command. */ struct dmub_cmd_visual_confirm_color_data visual_confirm_color_data; }; struct dmub_optc_state { uint32_t v_total_max; uint32_t v_total_min; uint32_t tg_inst; }; struct dmub_rb_cmd_drr_update { struct dmub_cmd_header header; struct dmub_optc_state dmub_optc_state_req; }; struct dmub_cmd_fw_assisted_mclk_switch_pipe_data { uint32_t pix_clk_100hz; uint8_t max_ramp_step; uint8_t pipes; uint8_t min_refresh_in_hz; uint8_t pipe_count; uint8_t pipe_index[4]; }; struct dmub_cmd_fw_assisted_mclk_switch_config { uint8_t fams_enabled; uint8_t visual_confirm_enabled; uint16_t vactive_stretch_margin_us; // Extra vblank stretch required when doing FPO + Vactive struct dmub_cmd_fw_assisted_mclk_switch_pipe_data pipe_data[DMUB_MAX_FPO_STREAMS]; }; struct dmub_rb_cmd_fw_assisted_mclk_switch { struct dmub_cmd_header header; struct dmub_cmd_fw_assisted_mclk_switch_config config_data; }; /** * enum dmub_cmd_panel_cntl_type - Panel control command. */ enum dmub_cmd_panel_cntl_type { /** * Initializes embedded panel hardware blocks. */ DMUB_CMD__PANEL_CNTL_HW_INIT = 0, /** * Queries backlight info for the embedded panel. */ DMUB_CMD__PANEL_CNTL_QUERY_BACKLIGHT_INFO = 1, }; /** * struct dmub_cmd_panel_cntl_data - Panel control data. */ struct dmub_cmd_panel_cntl_data { uint32_t pwrseq_inst; /**< pwrseq instance */ uint32_t current_backlight; /* in/out */ uint32_t bl_pwm_cntl; /* in/out */ uint32_t bl_pwm_period_cntl; /* in/out */ uint32_t bl_pwm_ref_div1; /* in/out */ uint8_t is_backlight_on : 1; /* in/out */ uint8_t is_powered_on : 1; /* in/out */ uint8_t padding[3]; uint32_t bl_pwm_ref_div2; /* in/out */ uint8_t reserved[4]; }; /** * struct dmub_rb_cmd_panel_cntl - Panel control command. */ struct dmub_rb_cmd_panel_cntl { struct dmub_cmd_header header; /**< header */ struct dmub_cmd_panel_cntl_data data; /**< payload */ }; /** * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command. */ struct dmub_cmd_lvtma_control_data { uint8_t uc_pwr_action; /**< LVTMA_ACTION */ uint8_t bypass_panel_control_wait; uint8_t reserved_0[2]; /**< For future use */ uint8_t pwrseq_inst; /**< LVTMA control instance */ uint8_t reserved_1[3]; /**< For future use */ }; /** * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command. */ struct dmub_rb_cmd_lvtma_control { /** * Command header. */ struct dmub_cmd_header header; /** * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command. */ struct dmub_cmd_lvtma_control_data data; }; /** * Data passed in/out in a DMUB_CMD__VBIOS_TRANSMITTER_QUERY_DP_ALT command. */ struct dmub_rb_cmd_transmitter_query_dp_alt_data { uint8_t phy_id; /**< 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4=UNIPHYE, 5=UNIPHYF */ uint8_t is_usb; /**< is phy is usb */ uint8_t is_dp_alt_disable; /**< is dp alt disable */ uint8_t is_dp4; /**< is dp in 4 lane */ }; /** * Definition of a DMUB_CMD__VBIOS_TRANSMITTER_QUERY_DP_ALT command. */ struct dmub_rb_cmd_transmitter_query_dp_alt { struct dmub_cmd_header header; /**< header */ struct dmub_rb_cmd_transmitter_query_dp_alt_data data; /**< payload */ }; /** * Maximum number of bytes a chunk sent to DMUB for parsing */ #define DMUB_EDID_CEA_DATA_CHUNK_BYTES 8 /** * Represent a chunk of CEA blocks sent to DMUB for parsing */ struct dmub_cmd_send_edid_cea { uint16_t offset; /**< offset into the CEA block */ uint8_t length; /**< number of bytes in payload to copy as part of CEA block */ uint16_t cea_total_length; /**< total length of the CEA block */ uint8_t payload[DMUB_EDID_CEA_DATA_CHUNK_BYTES]; /**< data chunk of the CEA block */ uint8_t pad[3]; /**< padding and for future expansion */ }; /** * Result of VSDB parsing from CEA block */ struct dmub_cmd_edid_cea_amd_vsdb { uint8_t vsdb_found; /**< 1 if parsing has found valid AMD VSDB */ uint8_t freesync_supported; /**< 1 if Freesync is supported */ uint16_t amd_vsdb_version; /**< AMD VSDB version */ uint16_t min_frame_rate; /**< Maximum frame rate */ uint16_t max_frame_rate; /**< Minimum frame rate */ }; /** * Result of sending a CEA chunk */ struct dmub_cmd_edid_cea_ack { uint16_t offset; /**< offset of the chunk into the CEA block */ uint8_t success; /**< 1 if this sending of chunk succeeded */ uint8_t pad; /**< padding and for future expansion */ }; /** * Specify whether the result is an ACK/NACK or the parsing has finished */ enum dmub_cmd_edid_cea_reply_type { DMUB_CMD__EDID_CEA_AMD_VSDB = 1, /**< VSDB parsing has finished */ DMUB_CMD__EDID_CEA_ACK = 2, /**< acknowledges the CEA sending is OK or failing */ }; /** * Definition of a DMUB_CMD__EDID_CEA command. */ struct dmub_rb_cmd_edid_cea { struct dmub_cmd_header header; /**< Command header */ union dmub_cmd_edid_cea_data { struct dmub_cmd_send_edid_cea input; /**< input to send CEA chunks */ struct dmub_cmd_edid_cea_output { /**< output with results */ uint8_t type; /**< dmub_cmd_edid_cea_reply_type */ union { struct dmub_cmd_edid_cea_amd_vsdb amd_vsdb; struct dmub_cmd_edid_cea_ack ack; }; } output; /**< output to retrieve ACK/NACK or VSDB parsing results */ } data; /**< Command data */ }; /** * struct dmub_cmd_cable_id_input - Defines the input of DMUB_CMD_GET_USBC_CABLE_ID command. */ struct dmub_cmd_cable_id_input { uint8_t phy_inst; /**< phy inst for cable id data */ }; /** * struct dmub_cmd_cable_id_input - Defines the output of DMUB_CMD_GET_USBC_CABLE_ID command. */ struct dmub_cmd_cable_id_output { uint8_t UHBR10_20_CAPABILITY :2; /**< b'01 for UHBR10 support, b'10 for both UHBR10 and UHBR20 support */ uint8_t UHBR13_5_CAPABILITY :1; /**< b'1 for UHBR13.5 support */ uint8_t CABLE_TYPE :3; /**< b'01 for passive cable, b'10 for active LRD cable, b'11 for active retimer cable */ uint8_t RESERVED :2; /**< reserved means not defined */ }; /** * Definition of a DMUB_CMD_GET_USBC_CABLE_ID command */ struct dmub_rb_cmd_get_usbc_cable_id { struct dmub_cmd_header header; /**< Command header */ /** * Data passed from driver to FW in a DMUB_CMD_GET_USBC_CABLE_ID command. */ union dmub_cmd_cable_id_data { struct dmub_cmd_cable_id_input input; /**< Input */ struct dmub_cmd_cable_id_output output; /**< Output */ uint8_t output_raw; /**< Raw data output */ } data; }; /** * Command type of a DMUB_CMD__SECURE_DISPLAY command */ enum dmub_cmd_secure_display_type { DMUB_CMD__SECURE_DISPLAY_TEST_CMD = 0, /* test command to only check if inbox message works */ DMUB_CMD__SECURE_DISPLAY_CRC_STOP_UPDATE, DMUB_CMD__SECURE_DISPLAY_CRC_WIN_NOTIFY }; /** * Definition of a DMUB_CMD__SECURE_DISPLAY command */ struct dmub_rb_cmd_secure_display { struct dmub_cmd_header header; /** * Data passed from driver to dmub firmware. */ struct dmub_cmd_roi_info { uint16_t x_start; uint16_t x_end; uint16_t y_start; uint16_t y_end; uint8_t otg_id; uint8_t phy_id; } roi_info; }; /** * union dmub_rb_cmd - DMUB inbox command. */ union dmub_rb_cmd { /** * Elements shared with all commands. */ struct dmub_rb_cmd_common cmd_common; /** * Definition of a DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE command. */ struct dmub_rb_cmd_read_modify_write read_modify_write; /** * Definition of a DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ command. */ struct dmub_rb_cmd_reg_field_update_sequence reg_field_update_seq; /** * Definition of a DMUB_CMD__REG_SEQ_BURST_WRITE command. */ struct dmub_rb_cmd_burst_write burst_write; /** * Definition of a DMUB_CMD__REG_REG_WAIT command. */ struct dmub_rb_cmd_reg_wait reg_wait; /** * Definition of a DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL command. */ struct dmub_rb_cmd_digx_encoder_control digx_encoder_control; /** * Definition of a DMUB_CMD__VBIOS_SET_PIXEL_CLOCK command. */ struct dmub_rb_cmd_set_pixel_clock set_pixel_clock; /** * Definition of a DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING command. */ struct dmub_rb_cmd_enable_disp_power_gating enable_disp_power_gating; /** * Definition of a DMUB_CMD__VBIOS_DPPHY_INIT command. */ struct dmub_rb_cmd_dpphy_init dpphy_init; /** * Definition of a DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL command. */ struct dmub_rb_cmd_dig1_transmitter_control dig1_transmitter_control; /** * Definition of a DMUB_CMD__VBIOS_DOMAIN_CONTROL command. */ struct dmub_rb_cmd_domain_control domain_control; /** * Definition of a DMUB_CMD__PSR_SET_VERSION command. */ struct dmub_rb_cmd_psr_set_version psr_set_version; /** * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command. */ struct dmub_rb_cmd_psr_copy_settings psr_copy_settings; /** * Definition of a DMUB_CMD__PSR_ENABLE command. */ struct dmub_rb_cmd_psr_enable psr_enable; /** * Definition of a DMUB_CMD__PSR_SET_LEVEL command. */ struct dmub_rb_cmd_psr_set_level psr_set_level; /** * Definition of a DMUB_CMD__PSR_FORCE_STATIC command. */ struct dmub_rb_cmd_psr_force_static psr_force_static; /** * Definition of a DMUB_CMD__UPDATE_DIRTY_RECT command. */ struct dmub_rb_cmd_update_dirty_rect update_dirty_rect; /** * Definition of a DMUB_CMD__UPDATE_CURSOR_INFO command. */ struct dmub_rb_cmd_update_cursor_info update_cursor_info; /** * Definition of a DMUB_CMD__HW_LOCK command. * Command is used by driver and FW. */ struct dmub_rb_cmd_lock_hw lock_hw; /** * Definition of a DMUB_CMD__SET_SINK_VTOTAL_IN_PSR_ACTIVE command. */ struct dmub_rb_cmd_psr_set_vtotal psr_set_vtotal; /** * Definition of a DMUB_CMD__SET_PSR_POWER_OPT command. */ struct dmub_rb_cmd_psr_set_power_opt psr_set_power_opt; /** * Definition of a DMUB_CMD__PLAT_54186_WA command. */ struct dmub_rb_cmd_PLAT_54186_wa PLAT_54186_wa; /** * Definition of a DMUB_CMD__MALL command. */ struct dmub_rb_cmd_mall mall; /** * Definition of a DMUB_CMD__CAB command. */ struct dmub_rb_cmd_cab_for_ss cab; struct dmub_rb_cmd_fw_assisted_mclk_switch_v2 fw_assisted_mclk_switch_v2; /** * Definition of a DMUB_CMD__IDLE_OPT_DCN_RESTORE command. */ struct dmub_rb_cmd_idle_opt_dcn_restore dcn_restore; /** * Definition of a DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS command. */ struct dmub_rb_cmd_clk_mgr_notify_clocks notify_clocks; /** * Definition of DMUB_CMD__PANEL_CNTL commands. */ struct dmub_rb_cmd_panel_cntl panel_cntl; /** * Definition of a DMUB_CMD__ABM_SET_PIPE command. */ struct dmub_rb_cmd_abm_set_pipe abm_set_pipe; /** * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command. */ struct dmub_rb_cmd_abm_set_backlight abm_set_backlight; /** * Definition of a DMUB_CMD__ABM_SET_LEVEL command. */ struct dmub_rb_cmd_abm_set_level abm_set_level; /** * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command. */ struct dmub_rb_cmd_abm_set_ambient_level abm_set_ambient_level; /** * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command. */ struct dmub_rb_cmd_abm_set_pwm_frac abm_set_pwm_frac; /** * Definition of a DMUB_CMD__ABM_INIT_CONFIG command. */ struct dmub_rb_cmd_abm_init_config abm_init_config; /** * Definition of a DMUB_CMD__ABM_PAUSE command. */ struct dmub_rb_cmd_abm_pause abm_pause; /** * Definition of a DMUB_CMD__ABM_SAVE_RESTORE command. */ struct dmub_rb_cmd_abm_save_restore abm_save_restore; /** * Definition of a DMUB_CMD__DP_AUX_ACCESS command. */ struct dmub_rb_cmd_dp_aux_access dp_aux_access; /** * Definition of a DMUB_CMD__OUTBOX1_ENABLE command. */ struct dmub_rb_cmd_outbox1_enable outbox1_enable; /** * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command. */ struct dmub_rb_cmd_query_feature_caps query_feature_caps; /** * Definition of a DMUB_CMD__GET_VISUAL_CONFIRM_COLOR command. */ struct dmub_rb_cmd_get_visual_confirm_color visual_confirm_color; struct dmub_rb_cmd_drr_update drr_update; struct dmub_rb_cmd_fw_assisted_mclk_switch fw_assisted_mclk_switch; /** * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command. */ struct dmub_rb_cmd_lvtma_control lvtma_control; /** * Definition of a DMUB_CMD__VBIOS_TRANSMITTER_QUERY_DP_ALT command. */ struct dmub_rb_cmd_transmitter_query_dp_alt query_dp_alt; /** * Definition of a DMUB_CMD__DPIA_DIG1_CONTROL command. */ struct dmub_rb_cmd_dig1_dpia_control dig1_dpia_control; /** * Definition of a DMUB_CMD__DPIA_SET_CONFIG_ACCESS command. */ struct dmub_rb_cmd_set_config_access set_config_access; /** * Definition of a DMUB_CMD__DPIA_MST_ALLOC_SLOTS command. */ struct dmub_rb_cmd_set_mst_alloc_slots set_mst_alloc_slots; /** * Definition of a DMUB_CMD__EDID_CEA command. */ struct dmub_rb_cmd_edid_cea edid_cea; /** * Definition of a DMUB_CMD_GET_USBC_CABLE_ID command. */ struct dmub_rb_cmd_get_usbc_cable_id cable_id; /** * Definition of a DMUB_CMD__QUERY_HPD_STATE command. */ struct dmub_rb_cmd_query_hpd_state query_hpd; /** * Definition of a DMUB_CMD__SECURE_DISPLAY command. */ struct dmub_rb_cmd_secure_display secure_display; /** * Definition of a DMUB_CMD__DPIA_HPD_INT_ENABLE command. */ struct dmub_rb_cmd_dpia_hpd_int_enable dpia_hpd_int_enable; /** * Definition of a DMUB_CMD__IDLE_OPT_DCN_NOTIFY_IDLE command. */ struct dmub_rb_cmd_idle_opt_dcn_notify_idle idle_opt_notify_idle; /* * Definition of a DMUB_CMD__REPLAY_COPY_SETTINGS command. */ struct dmub_rb_cmd_replay_copy_settings replay_copy_settings; /** * Definition of a DMUB_CMD__REPLAY_ENABLE command. */ struct dmub_rb_cmd_replay_enable replay_enable; /** * Definition of a DMUB_CMD__SET_REPLAY_POWER_OPT command. */ struct dmub_rb_cmd_replay_set_power_opt replay_set_power_opt; /** * Definition of a DMUB_CMD__REPLAY_SET_COASTING_VTOTAL command. */ struct dmub_rb_cmd_replay_set_coasting_vtotal replay_set_coasting_vtotal; }; /** * union dmub_rb_out_cmd - Outbox command */ union dmub_rb_out_cmd { /** * Parameters common to every command. */ struct dmub_rb_cmd_common cmd_common; /** * AUX reply command. */ struct dmub_rb_cmd_dp_aux_reply dp_aux_reply; /** * HPD notify command. */ struct dmub_rb_cmd_dp_hpd_notify dp_hpd_notify; /** * SET_CONFIG reply command. */ struct dmub_rb_cmd_dp_set_config_reply set_config_reply; /** * DPIA notification command. */ struct dmub_rb_cmd_dpia_notification dpia_notification; }; #pragma pack(pop) //============================================================================== //</DMUB_CMD>=================================================================== //============================================================================== //< DMUB_RB>==================================================================== //============================================================================== #if defined(__cplusplus) extern "C" { #endif /** * struct dmub_rb_init_params - Initialization params for DMUB ringbuffer */ struct dmub_rb_init_params { void *ctx; /**< Caller provided context pointer */ void *base_address; /**< CPU base address for ring's data */ uint32_t capacity; /**< Ringbuffer capacity in bytes */ uint32_t read_ptr; /**< Initial read pointer for consumer in bytes */ uint32_t write_ptr; /**< Initial write pointer for producer in bytes */ }; /** * struct dmub_rb - Inbox or outbox DMUB ringbuffer */ struct dmub_rb { void *base_address; /**< CPU address for the ring's data */ uint32_t rptr; /**< Read pointer for consumer in bytes */ uint32_t wrpt; /**< Write pointer for producer in bytes */ uint32_t capacity; /**< Ringbuffer capacity in bytes */ void *ctx; /**< Caller provided context pointer */ void *dmub; /**< Pointer to the DMUB interface */ }; /** * @brief Checks if the ringbuffer is empty. * * @param rb DMUB Ringbuffer * @return true if empty * @return false otherwise */ static inline bool dmub_rb_empty(struct dmub_rb *rb) { return (rb->wrpt == rb->rptr); } /** * @brief Checks if the ringbuffer is full * * @param rb DMUB Ringbuffer * @return true if full * @return false otherwise */ static inline bool dmub_rb_full(struct dmub_rb *rb) { uint32_t data_count; if (rb->wrpt >= rb->rptr) data_count = rb->wrpt - rb->rptr; else data_count = rb->capacity - (rb->rptr - rb->wrpt); return (data_count == (rb->capacity - DMUB_RB_CMD_SIZE)); } /** * @brief Pushes a command into the ringbuffer * * @param rb DMUB ringbuffer * @param cmd The command to push * @return true if the ringbuffer was not full * @return false otherwise */ static inline bool dmub_rb_push_front(struct dmub_rb *rb, const union dmub_rb_cmd *cmd) { uint64_t volatile *dst = (uint64_t volatile *)((uint8_t *)(rb->base_address) + rb->wrpt); const uint64_t *src = (const uint64_t *)cmd; uint8_t i; if (dmub_rb_full(rb)) return false; // copying data for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++) *dst++ = *src++; rb->wrpt += DMUB_RB_CMD_SIZE; if (rb->wrpt >= rb->capacity) rb->wrpt %= rb->capacity; return true; } /** * @brief Pushes a command into the DMUB outbox ringbuffer * * @param rb DMUB outbox ringbuffer * @param cmd Outbox command * @return true if not full * @return false otherwise */ static inline bool dmub_rb_out_push_front(struct dmub_rb *rb, const union dmub_rb_out_cmd *cmd) { uint8_t *dst = (uint8_t *)(rb->base_address) + rb->wrpt; const uint8_t *src = (const uint8_t *)cmd; if (dmub_rb_full(rb)) return false; dmub_memcpy(dst, src, DMUB_RB_CMD_SIZE); rb->wrpt += DMUB_RB_CMD_SIZE; if (rb->wrpt >= rb->capacity) rb->wrpt %= rb->capacity; return true; } /** * @brief Returns the next unprocessed command in the ringbuffer. * * @param rb DMUB ringbuffer * @param cmd The command to return * @return true if not empty * @return false otherwise */ static inline bool dmub_rb_front(struct dmub_rb *rb, union dmub_rb_cmd **cmd) { uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rb->rptr; if (dmub_rb_empty(rb)) return false; *cmd = (union dmub_rb_cmd *)rb_cmd; return true; } /** * @brief Determines the next ringbuffer offset. * * @param rb DMUB inbox ringbuffer * @param num_cmds Number of commands * @param next_rptr The next offset in the ringbuffer */ static inline void dmub_rb_get_rptr_with_offset(struct dmub_rb *rb, uint32_t num_cmds, uint32_t *next_rptr) { *next_rptr = rb->rptr + DMUB_RB_CMD_SIZE * num_cmds; if (*next_rptr >= rb->capacity) *next_rptr %= rb->capacity; } /** * @brief Returns a pointer to a command in the inbox. * * @param rb DMUB inbox ringbuffer * @param cmd The inbox command to return * @param rptr The ringbuffer offset * @return true if not empty * @return false otherwise */ static inline bool dmub_rb_peek_offset(struct dmub_rb *rb, union dmub_rb_cmd **cmd, uint32_t rptr) { uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rptr; if (dmub_rb_empty(rb)) return false; *cmd = (union dmub_rb_cmd *)rb_cmd; return true; } /** * @brief Returns the next unprocessed command in the outbox. * * @param rb DMUB outbox ringbuffer * @param cmd The outbox command to return * @return true if not empty * @return false otherwise */ static inline bool dmub_rb_out_front(struct dmub_rb *rb, union dmub_rb_out_cmd *cmd) { const uint64_t volatile *src = (const uint64_t volatile *)((uint8_t *)(rb->base_address) + rb->rptr); uint64_t *dst = (uint64_t *)cmd; uint8_t i; if (dmub_rb_empty(rb)) return false; // copying data for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++) *dst++ = *src++; return true; } /** * @brief Removes the front entry in the ringbuffer. * * @param rb DMUB ringbuffer * @return true if the command was removed * @return false if there were no commands */ static inline bool dmub_rb_pop_front(struct dmub_rb *rb) { if (dmub_rb_empty(rb)) return false; rb->rptr += DMUB_RB_CMD_SIZE; if (rb->rptr >= rb->capacity) rb->rptr %= rb->capacity; return true; } /** * @brief Flushes commands in the ringbuffer to framebuffer memory. * * Avoids a race condition where DMCUB accesses memory while * there are still writes in flight to framebuffer. * * @param rb DMUB ringbuffer */ static inline void dmub_rb_flush_pending(const struct dmub_rb *rb) { uint32_t rptr = rb->rptr; uint32_t wptr = rb->wrpt; while (rptr != wptr) { uint64_t *data = (uint64_t *)((uint8_t *)(rb->base_address) + rptr); uint8_t i; /* Don't remove this. * The contents need to actually be read from the ring buffer * for this function to be effective. */ for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++) (void)READ_ONCE(*data++); rptr += DMUB_RB_CMD_SIZE; if (rptr >= rb->capacity) rptr %= rb->capacity; } } /** * @brief Initializes a DMCUB ringbuffer * * @param rb DMUB ringbuffer * @param init_params initial configuration for the ringbuffer */ static inline void dmub_rb_init(struct dmub_rb *rb, struct dmub_rb_init_params *init_params) { rb->base_address = init_params->base_address; rb->capacity = init_params->capacity; rb->rptr = init_params->read_ptr; rb->wrpt = init_params->write_ptr; } /** * @brief Copies output data from in/out commands into the given command. * * @param rb DMUB ringbuffer * @param cmd Command to copy data into */ static inline void dmub_rb_get_return_data(struct dmub_rb *rb, union dmub_rb_cmd *cmd) { // Copy rb entry back into command uint8_t *rd_ptr = (rb->rptr == 0) ? (uint8_t *)rb->base_address + rb->capacity - DMUB_RB_CMD_SIZE : (uint8_t *)rb->base_address + rb->rptr - DMUB_RB_CMD_SIZE; dmub_memcpy(cmd, rd_ptr, DMUB_RB_CMD_SIZE); } #if defined(__cplusplus) } #endif //============================================================================== //</DMUB_RB>==================================================================== //============================================================================== #endif /* _DMUB_CMD_H_ */ |