Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 | // SPDX-License-Identifier: GPL-2.0 /* Copyright(c) 2013 - 2018 Intel Corporation. */ #include "fm10k_common.h" /** * fm10k_get_bus_info_generic - Generic set PCI bus info * @hw: pointer to hardware structure * * Gets the PCI bus info (speed, width, type) then calls helper function to * store this data within the fm10k_hw structure. **/ s32 fm10k_get_bus_info_generic(struct fm10k_hw *hw) { u16 link_cap, link_status, device_cap, device_control; /* Get the maximum link width and speed from PCIe config space */ link_cap = fm10k_read_pci_cfg_word(hw, FM10K_PCIE_LINK_CAP); switch (link_cap & FM10K_PCIE_LINK_WIDTH) { case FM10K_PCIE_LINK_WIDTH_1: hw->bus_caps.width = fm10k_bus_width_pcie_x1; break; case FM10K_PCIE_LINK_WIDTH_2: hw->bus_caps.width = fm10k_bus_width_pcie_x2; break; case FM10K_PCIE_LINK_WIDTH_4: hw->bus_caps.width = fm10k_bus_width_pcie_x4; break; case FM10K_PCIE_LINK_WIDTH_8: hw->bus_caps.width = fm10k_bus_width_pcie_x8; break; default: hw->bus_caps.width = fm10k_bus_width_unknown; break; } switch (link_cap & FM10K_PCIE_LINK_SPEED) { case FM10K_PCIE_LINK_SPEED_2500: hw->bus_caps.speed = fm10k_bus_speed_2500; break; case FM10K_PCIE_LINK_SPEED_5000: hw->bus_caps.speed = fm10k_bus_speed_5000; break; case FM10K_PCIE_LINK_SPEED_8000: hw->bus_caps.speed = fm10k_bus_speed_8000; break; default: hw->bus_caps.speed = fm10k_bus_speed_unknown; break; } /* Get the PCIe maximum payload size for the PCIe function */ device_cap = fm10k_read_pci_cfg_word(hw, FM10K_PCIE_DEV_CAP); switch (device_cap & FM10K_PCIE_DEV_CAP_PAYLOAD) { case FM10K_PCIE_DEV_CAP_PAYLOAD_128: hw->bus_caps.payload = fm10k_bus_payload_128; break; case FM10K_PCIE_DEV_CAP_PAYLOAD_256: hw->bus_caps.payload = fm10k_bus_payload_256; break; case FM10K_PCIE_DEV_CAP_PAYLOAD_512: hw->bus_caps.payload = fm10k_bus_payload_512; break; default: hw->bus_caps.payload = fm10k_bus_payload_unknown; break; } /* Get the negotiated link width and speed from PCIe config space */ link_status = fm10k_read_pci_cfg_word(hw, FM10K_PCIE_LINK_STATUS); switch (link_status & FM10K_PCIE_LINK_WIDTH) { case FM10K_PCIE_LINK_WIDTH_1: hw->bus.width = fm10k_bus_width_pcie_x1; break; case FM10K_PCIE_LINK_WIDTH_2: hw->bus.width = fm10k_bus_width_pcie_x2; break; case FM10K_PCIE_LINK_WIDTH_4: hw->bus.width = fm10k_bus_width_pcie_x4; break; case FM10K_PCIE_LINK_WIDTH_8: hw->bus.width = fm10k_bus_width_pcie_x8; break; default: hw->bus.width = fm10k_bus_width_unknown; break; } switch (link_status & FM10K_PCIE_LINK_SPEED) { case FM10K_PCIE_LINK_SPEED_2500: hw->bus.speed = fm10k_bus_speed_2500; break; case FM10K_PCIE_LINK_SPEED_5000: hw->bus.speed = fm10k_bus_speed_5000; break; case FM10K_PCIE_LINK_SPEED_8000: hw->bus.speed = fm10k_bus_speed_8000; break; default: hw->bus.speed = fm10k_bus_speed_unknown; break; } /* Get the negotiated PCIe maximum payload size for the PCIe function */ device_control = fm10k_read_pci_cfg_word(hw, FM10K_PCIE_DEV_CTRL); switch (device_control & FM10K_PCIE_DEV_CTRL_PAYLOAD) { case FM10K_PCIE_DEV_CTRL_PAYLOAD_128: hw->bus.payload = fm10k_bus_payload_128; break; case FM10K_PCIE_DEV_CTRL_PAYLOAD_256: hw->bus.payload = fm10k_bus_payload_256; break; case FM10K_PCIE_DEV_CTRL_PAYLOAD_512: hw->bus.payload = fm10k_bus_payload_512; break; default: hw->bus.payload = fm10k_bus_payload_unknown; break; } return 0; } static u16 fm10k_get_pcie_msix_count_generic(struct fm10k_hw *hw) { u16 msix_count; /* read in value from MSI-X capability register */ msix_count = fm10k_read_pci_cfg_word(hw, FM10K_PCI_MSIX_MSG_CTRL); msix_count &= FM10K_PCI_MSIX_MSG_CTRL_TBL_SZ_MASK; /* MSI-X count is zero-based in HW */ msix_count++; if (msix_count > FM10K_MAX_MSIX_VECTORS) msix_count = FM10K_MAX_MSIX_VECTORS; return msix_count; } /** * fm10k_get_invariants_generic - Inits constant values * @hw: pointer to the hardware structure * * Initialize the common invariants for the device. **/ s32 fm10k_get_invariants_generic(struct fm10k_hw *hw) { struct fm10k_mac_info *mac = &hw->mac; /* initialize GLORT state to avoid any false hits */ mac->dglort_map = FM10K_DGLORTMAP_NONE; /* record maximum number of MSI-X vectors */ mac->max_msix_vectors = fm10k_get_pcie_msix_count_generic(hw); return 0; } /** * fm10k_start_hw_generic - Prepare hardware for Tx/Rx * @hw: pointer to hardware structure * * This function sets the Tx ready flag to indicate that the Tx path has * been initialized. **/ s32 fm10k_start_hw_generic(struct fm10k_hw *hw) { /* set flag indicating we are beginning Tx */ hw->mac.tx_ready = true; return 0; } /** * fm10k_disable_queues_generic - Stop Tx/Rx queues * @hw: pointer to hardware structure * @q_cnt: number of queues to be disabled * **/ s32 fm10k_disable_queues_generic(struct fm10k_hw *hw, u16 q_cnt) { u32 reg; u16 i, time; /* clear tx_ready to prevent any false hits for reset */ hw->mac.tx_ready = false; if (FM10K_REMOVED(hw->hw_addr)) return 0; /* clear the enable bit for all rings */ for (i = 0; i < q_cnt; i++) { reg = fm10k_read_reg(hw, FM10K_TXDCTL(i)); fm10k_write_reg(hw, FM10K_TXDCTL(i), reg & ~FM10K_TXDCTL_ENABLE); reg = fm10k_read_reg(hw, FM10K_RXQCTL(i)); fm10k_write_reg(hw, FM10K_RXQCTL(i), reg & ~FM10K_RXQCTL_ENABLE); } fm10k_write_flush(hw); udelay(1); /* loop through all queues to verify that they are all disabled */ for (i = 0, time = FM10K_QUEUE_DISABLE_TIMEOUT; time;) { /* if we are at end of rings all rings are disabled */ if (i == q_cnt) return 0; /* if queue enables cleared, then move to next ring pair */ reg = fm10k_read_reg(hw, FM10K_TXDCTL(i)); if (!~reg || !(reg & FM10K_TXDCTL_ENABLE)) { reg = fm10k_read_reg(hw, FM10K_RXQCTL(i)); if (!~reg || !(reg & FM10K_RXQCTL_ENABLE)) { i++; continue; } } /* decrement time and wait 1 usec */ time--; if (time) udelay(1); } return FM10K_ERR_REQUESTS_PENDING; } /** * fm10k_stop_hw_generic - Stop Tx/Rx units * @hw: pointer to hardware structure * **/ s32 fm10k_stop_hw_generic(struct fm10k_hw *hw) { return fm10k_disable_queues_generic(hw, hw->mac.max_queues); } /** * fm10k_read_hw_stats_32b - Reads value of 32-bit registers * @hw: pointer to the hardware structure * @addr: address of register containing a 32-bit value * @stat: pointer to structure holding hw stat information * * Function reads the content of the register and returns the delta * between the base and the current value. * **/ u32 fm10k_read_hw_stats_32b(struct fm10k_hw *hw, u32 addr, struct fm10k_hw_stat *stat) { u32 delta = fm10k_read_reg(hw, addr) - stat->base_l; if (FM10K_REMOVED(hw->hw_addr)) stat->base_h = 0; return delta; } /** * fm10k_read_hw_stats_48b - Reads value of 48-bit registers * @hw: pointer to the hardware structure * @addr: address of register containing the lower 32-bit value * @stat: pointer to structure holding hw stat information * * Function reads the content of 2 registers, combined to represent a 48-bit * statistical value. Extra processing is required to handle overflowing. * Finally, a delta value is returned representing the difference between the * values stored in registers and values stored in the statistic counters. * **/ static u64 fm10k_read_hw_stats_48b(struct fm10k_hw *hw, u32 addr, struct fm10k_hw_stat *stat) { u32 count_l; u32 count_h; u32 count_tmp; u64 delta; count_h = fm10k_read_reg(hw, addr + 1); /* Check for overflow */ do { count_tmp = count_h; count_l = fm10k_read_reg(hw, addr); count_h = fm10k_read_reg(hw, addr + 1); } while (count_h != count_tmp); delta = ((u64)(count_h - stat->base_h) << 32) + count_l; delta -= stat->base_l; return delta & FM10K_48_BIT_MASK; } /** * fm10k_update_hw_base_48b - Updates 48-bit statistic base value * @stat: pointer to the hardware statistic structure * @delta: value to be updated into the hardware statistic structure * * Function receives a value and determines if an update is required based on * a delta calculation. Only the base value will be updated. **/ static void fm10k_update_hw_base_48b(struct fm10k_hw_stat *stat, u64 delta) { if (!delta) return; /* update lower 32 bits */ delta += stat->base_l; stat->base_l = (u32)delta; /* update upper 32 bits */ stat->base_h += (u32)(delta >> 32); } /** * fm10k_update_hw_stats_tx_q - Updates TX queue statistics counters * @hw: pointer to the hardware structure * @q: pointer to the ring of hardware statistics queue * @idx: index pointing to the start of the ring iteration * * Function updates the TX queue statistics counters that are related to the * hardware. **/ static void fm10k_update_hw_stats_tx_q(struct fm10k_hw *hw, struct fm10k_hw_stats_q *q, u32 idx) { u32 id_tx, id_tx_prev, tx_packets; u64 tx_bytes = 0; /* Retrieve TX Owner Data */ id_tx = fm10k_read_reg(hw, FM10K_TXQCTL(idx)); /* Process TX Ring */ do { tx_packets = fm10k_read_hw_stats_32b(hw, FM10K_QPTC(idx), &q->tx_packets); if (tx_packets) tx_bytes = fm10k_read_hw_stats_48b(hw, FM10K_QBTC_L(idx), &q->tx_bytes); /* Re-Check Owner Data */ id_tx_prev = id_tx; id_tx = fm10k_read_reg(hw, FM10K_TXQCTL(idx)); } while ((id_tx ^ id_tx_prev) & FM10K_TXQCTL_ID_MASK); /* drop non-ID bits and set VALID ID bit */ id_tx &= FM10K_TXQCTL_ID_MASK; id_tx |= FM10K_STAT_VALID; /* update packet counts */ if (q->tx_stats_idx == id_tx) { q->tx_packets.count += tx_packets; q->tx_bytes.count += tx_bytes; } /* update bases and record ID */ fm10k_update_hw_base_32b(&q->tx_packets, tx_packets); fm10k_update_hw_base_48b(&q->tx_bytes, tx_bytes); q->tx_stats_idx = id_tx; } /** * fm10k_update_hw_stats_rx_q - Updates RX queue statistics counters * @hw: pointer to the hardware structure * @q: pointer to the ring of hardware statistics queue * @idx: index pointing to the start of the ring iteration * * Function updates the RX queue statistics counters that are related to the * hardware. **/ static void fm10k_update_hw_stats_rx_q(struct fm10k_hw *hw, struct fm10k_hw_stats_q *q, u32 idx) { u32 id_rx, id_rx_prev, rx_packets, rx_drops; u64 rx_bytes = 0; /* Retrieve RX Owner Data */ id_rx = fm10k_read_reg(hw, FM10K_RXQCTL(idx)); /* Process RX Ring */ do { rx_drops = fm10k_read_hw_stats_32b(hw, FM10K_QPRDC(idx), &q->rx_drops); rx_packets = fm10k_read_hw_stats_32b(hw, FM10K_QPRC(idx), &q->rx_packets); if (rx_packets) rx_bytes = fm10k_read_hw_stats_48b(hw, FM10K_QBRC_L(idx), &q->rx_bytes); /* Re-Check Owner Data */ id_rx_prev = id_rx; id_rx = fm10k_read_reg(hw, FM10K_RXQCTL(idx)); } while ((id_rx ^ id_rx_prev) & FM10K_RXQCTL_ID_MASK); /* drop non-ID bits and set VALID ID bit */ id_rx &= FM10K_RXQCTL_ID_MASK; id_rx |= FM10K_STAT_VALID; /* update packet counts */ if (q->rx_stats_idx == id_rx) { q->rx_drops.count += rx_drops; q->rx_packets.count += rx_packets; q->rx_bytes.count += rx_bytes; } /* update bases and record ID */ fm10k_update_hw_base_32b(&q->rx_drops, rx_drops); fm10k_update_hw_base_32b(&q->rx_packets, rx_packets); fm10k_update_hw_base_48b(&q->rx_bytes, rx_bytes); q->rx_stats_idx = id_rx; } /** * fm10k_update_hw_stats_q - Updates queue statistics counters * @hw: pointer to the hardware structure * @q: pointer to the ring of hardware statistics queue * @idx: index pointing to the start of the ring iteration * @count: number of queues to iterate over * * Function updates the queue statistics counters that are related to the * hardware. **/ void fm10k_update_hw_stats_q(struct fm10k_hw *hw, struct fm10k_hw_stats_q *q, u32 idx, u32 count) { u32 i; for (i = 0; i < count; i++, idx++, q++) { fm10k_update_hw_stats_tx_q(hw, q, idx); fm10k_update_hw_stats_rx_q(hw, q, idx); } } /** * fm10k_unbind_hw_stats_q - Unbind the queue counters from their queues * @q: pointer to the ring of hardware statistics queue * @idx: index pointing to the start of the ring iteration * @count: number of queues to iterate over * * Function invalidates the index values for the queues so any updates that * may have happened are ignored and the base for the queue stats is reset. **/ void fm10k_unbind_hw_stats_q(struct fm10k_hw_stats_q *q, u32 idx, u32 count) { u32 i; for (i = 0; i < count; i++, idx++, q++) { q->rx_stats_idx = 0; q->tx_stats_idx = 0; } } /** * fm10k_get_host_state_generic - Returns the state of the host * @hw: pointer to hardware structure * @host_ready: pointer to boolean value that will record host state * * This function will check the health of the mailbox and Tx queue 0 * in order to determine if we should report that the link is up or not. **/ s32 fm10k_get_host_state_generic(struct fm10k_hw *hw, bool *host_ready) { struct fm10k_mbx_info *mbx = &hw->mbx; struct fm10k_mac_info *mac = &hw->mac; s32 ret_val = 0; u32 txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(0)); /* process upstream mailbox in case interrupts were disabled */ mbx->ops.process(hw, mbx); /* If Tx is no longer enabled link should come down */ if (!(~txdctl) || !(txdctl & FM10K_TXDCTL_ENABLE)) mac->get_host_state = true; /* exit if not checking for link, or link cannot be changed */ if (!mac->get_host_state || !(~txdctl)) goto out; /* if we somehow dropped the Tx enable we should reset */ if (mac->tx_ready && !(txdctl & FM10K_TXDCTL_ENABLE)) { ret_val = FM10K_ERR_RESET_REQUESTED; goto out; } /* if Mailbox timed out we should request reset */ if (!mbx->timeout) { ret_val = FM10K_ERR_RESET_REQUESTED; goto out; } /* verify Mailbox is still open */ if (mbx->state != FM10K_STATE_OPEN) goto out; /* interface cannot receive traffic without logical ports */ if (mac->dglort_map == FM10K_DGLORTMAP_NONE) { if (mac->ops.request_lport_map) ret_val = mac->ops.request_lport_map(hw); goto out; } /* if we passed all the tests above then the switch is ready and we no * longer need to check for link */ mac->get_host_state = false; out: *host_ready = !mac->get_host_state; return ret_val; } |