Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 | /* * Copyright 2017 Red Hat Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. */ #include "vmm.h" #include <core/client.h> #include <subdev/fb.h> #include <subdev/ltc.h> #include <subdev/timer.h> #include <engine/gr.h> #include <nvif/ifc00d.h> #include <nvif/unpack.h> static void gp100_vmm_pfn_unmap(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes) { struct device *dev = vmm->mmu->subdev.device->dev; dma_addr_t addr; nvkm_kmap(pt->memory); while (ptes--) { u32 datalo = nvkm_ro32(pt->memory, pt->base + ptei * 8 + 0); u32 datahi = nvkm_ro32(pt->memory, pt->base + ptei * 8 + 4); u64 data = (u64)datahi << 32 | datalo; if ((data & (3ULL << 1)) != 0) { addr = (data >> 8) << 12; dma_unmap_page(dev, addr, PAGE_SIZE, DMA_BIDIRECTIONAL); } ptei++; } nvkm_done(pt->memory); } static bool gp100_vmm_pfn_clear(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes) { bool dma = false; nvkm_kmap(pt->memory); while (ptes--) { u32 datalo = nvkm_ro32(pt->memory, pt->base + ptei * 8 + 0); u32 datahi = nvkm_ro32(pt->memory, pt->base + ptei * 8 + 4); u64 data = (u64)datahi << 32 | datalo; if ((data & BIT_ULL(0)) && (data & (3ULL << 1)) != 0) { VMM_WO064(pt, vmm, ptei * 8, data & ~BIT_ULL(0)); dma = true; } ptei++; } nvkm_done(pt->memory); return dma; } static void gp100_vmm_pgt_pfn(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes, struct nvkm_vmm_map *map) { struct device *dev = vmm->mmu->subdev.device->dev; dma_addr_t addr; nvkm_kmap(pt->memory); for (; ptes; ptes--, map->pfn++) { u64 data = 0; if (!(*map->pfn & NVKM_VMM_PFN_V)) continue; if (!(*map->pfn & NVKM_VMM_PFN_W)) data |= BIT_ULL(6); /* RO. */ if (!(*map->pfn & NVKM_VMM_PFN_A)) data |= BIT_ULL(7); /* Atomic disable. */ if (!(*map->pfn & NVKM_VMM_PFN_VRAM)) { addr = *map->pfn >> NVKM_VMM_PFN_ADDR_SHIFT; addr = dma_map_page(dev, pfn_to_page(addr), 0, PAGE_SIZE, DMA_BIDIRECTIONAL); if (!WARN_ON(dma_mapping_error(dev, addr))) { data |= addr >> 4; data |= 2ULL << 1; /* SYSTEM_COHERENT_MEMORY. */ data |= BIT_ULL(3); /* VOL. */ data |= BIT_ULL(0); /* VALID. */ } } else { data |= (*map->pfn & NVKM_VMM_PFN_ADDR) >> 4; data |= BIT_ULL(0); /* VALID. */ } VMM_WO064(pt, vmm, ptei++ * 8, data); } nvkm_done(pt->memory); } static inline void gp100_vmm_pgt_pte(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes, struct nvkm_vmm_map *map, u64 addr) { u64 data = (addr >> 4) | map->type; map->type += ptes * map->ctag; while (ptes--) { VMM_WO064(pt, vmm, ptei++ * 8, data); data += map->next; } } static void gp100_vmm_pgt_sgl(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes, struct nvkm_vmm_map *map) { VMM_MAP_ITER_SGL(vmm, pt, ptei, ptes, map, gp100_vmm_pgt_pte); } static void gp100_vmm_pgt_dma(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes, struct nvkm_vmm_map *map) { if (map->page->shift == PAGE_SHIFT) { VMM_SPAM(vmm, "DMAA %08x %08x PTE(s)", ptei, ptes); nvkm_kmap(pt->memory); while (ptes--) { const u64 data = (*map->dma++ >> 4) | map->type; VMM_WO064(pt, vmm, ptei++ * 8, data); map->type += map->ctag; } nvkm_done(pt->memory); return; } VMM_MAP_ITER_DMA(vmm, pt, ptei, ptes, map, gp100_vmm_pgt_pte); } static void gp100_vmm_pgt_mem(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes, struct nvkm_vmm_map *map) { VMM_MAP_ITER_MEM(vmm, pt, ptei, ptes, map, gp100_vmm_pgt_pte); } static void gp100_vmm_pgt_sparse(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes) { /* VALID_FALSE + VOL tells the MMU to treat the PTE as sparse. */ VMM_FO064(pt, vmm, ptei * 8, BIT_ULL(3) /* VOL. */, ptes); } static const struct nvkm_vmm_desc_func gp100_vmm_desc_spt = { .unmap = gf100_vmm_pgt_unmap, .sparse = gp100_vmm_pgt_sparse, .mem = gp100_vmm_pgt_mem, .dma = gp100_vmm_pgt_dma, .sgl = gp100_vmm_pgt_sgl, .pfn = gp100_vmm_pgt_pfn, .pfn_clear = gp100_vmm_pfn_clear, .pfn_unmap = gp100_vmm_pfn_unmap, }; static void gp100_vmm_lpt_invalid(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes) { /* VALID_FALSE + PRIV tells the MMU to ignore corresponding SPTEs. */ VMM_FO064(pt, vmm, ptei * 8, BIT_ULL(5) /* PRIV. */, ptes); } static const struct nvkm_vmm_desc_func gp100_vmm_desc_lpt = { .invalid = gp100_vmm_lpt_invalid, .unmap = gf100_vmm_pgt_unmap, .sparse = gp100_vmm_pgt_sparse, .mem = gp100_vmm_pgt_mem, }; static inline void gp100_vmm_pd0_pte(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes, struct nvkm_vmm_map *map, u64 addr) { u64 data = (addr >> 4) | map->type; map->type += ptes * map->ctag; while (ptes--) { VMM_WO128(pt, vmm, ptei++ * 0x10, data, 0ULL); data += map->next; } } static void gp100_vmm_pd0_mem(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes, struct nvkm_vmm_map *map) { VMM_MAP_ITER_MEM(vmm, pt, ptei, ptes, map, gp100_vmm_pd0_pte); } static inline bool gp100_vmm_pde(struct nvkm_mmu_pt *pt, u64 *data) { switch (nvkm_memory_target(pt->memory)) { case NVKM_MEM_TARGET_VRAM: *data |= 1ULL << 1; break; case NVKM_MEM_TARGET_HOST: *data |= 2ULL << 1; *data |= BIT_ULL(3); /* VOL. */ break; case NVKM_MEM_TARGET_NCOH: *data |= 3ULL << 1; break; default: WARN_ON(1); return false; } *data |= pt->addr >> 4; return true; } static void gp100_vmm_pd0_pde(struct nvkm_vmm *vmm, struct nvkm_vmm_pt *pgd, u32 pdei) { struct nvkm_vmm_pt *pgt = pgd->pde[pdei]; struct nvkm_mmu_pt *pd = pgd->pt[0]; u64 data[2] = {}; if (pgt->pt[0] && !gp100_vmm_pde(pgt->pt[0], &data[0])) return; if (pgt->pt[1] && !gp100_vmm_pde(pgt->pt[1], &data[1])) return; nvkm_kmap(pd->memory); VMM_WO128(pd, vmm, pdei * 0x10, data[0], data[1]); nvkm_done(pd->memory); } static void gp100_vmm_pd0_sparse(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 pdei, u32 pdes) { /* VALID_FALSE + VOL_BIG tells the MMU to treat the PDE as sparse. */ VMM_FO128(pt, vmm, pdei * 0x10, BIT_ULL(3) /* VOL_BIG. */, 0ULL, pdes); } static void gp100_vmm_pd0_unmap(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 pdei, u32 pdes) { VMM_FO128(pt, vmm, pdei * 0x10, 0ULL, 0ULL, pdes); } static void gp100_vmm_pd0_pfn_unmap(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes) { struct device *dev = vmm->mmu->subdev.device->dev; dma_addr_t addr; nvkm_kmap(pt->memory); while (ptes--) { u32 datalo = nvkm_ro32(pt->memory, pt->base + ptei * 16 + 0); u32 datahi = nvkm_ro32(pt->memory, pt->base + ptei * 16 + 4); u64 data = (u64)datahi << 32 | datalo; if ((data & (3ULL << 1)) != 0) { addr = (data >> 8) << 12; dma_unmap_page(dev, addr, 1UL << 21, DMA_BIDIRECTIONAL); } ptei++; } nvkm_done(pt->memory); } static bool gp100_vmm_pd0_pfn_clear(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes) { bool dma = false; nvkm_kmap(pt->memory); while (ptes--) { u32 datalo = nvkm_ro32(pt->memory, pt->base + ptei * 16 + 0); u32 datahi = nvkm_ro32(pt->memory, pt->base + ptei * 16 + 4); u64 data = (u64)datahi << 32 | datalo; if ((data & BIT_ULL(0)) && (data & (3ULL << 1)) != 0) { VMM_WO064(pt, vmm, ptei * 16, data & ~BIT_ULL(0)); dma = true; } ptei++; } nvkm_done(pt->memory); return dma; } static void gp100_vmm_pd0_pfn(struct nvkm_vmm *vmm, struct nvkm_mmu_pt *pt, u32 ptei, u32 ptes, struct nvkm_vmm_map *map) { struct device *dev = vmm->mmu->subdev.device->dev; dma_addr_t addr; nvkm_kmap(pt->memory); for (; ptes; ptes--, map->pfn++) { u64 data = 0; if (!(*map->pfn & NVKM_VMM_PFN_V)) continue; if (!(*map->pfn & NVKM_VMM_PFN_W)) data |= BIT_ULL(6); /* RO. */ if (!(*map->pfn & NVKM_VMM_PFN_A)) data |= BIT_ULL(7); /* Atomic disable. */ if (!(*map->pfn & NVKM_VMM_PFN_VRAM)) { addr = *map->pfn >> NVKM_VMM_PFN_ADDR_SHIFT; addr = dma_map_page(dev, pfn_to_page(addr), 0, 1UL << 21, DMA_BIDIRECTIONAL); if (!WARN_ON(dma_mapping_error(dev, addr))) { data |= addr >> 4; data |= 2ULL << 1; /* SYSTEM_COHERENT_MEMORY. */ data |= BIT_ULL(3); /* VOL. */ data |= BIT_ULL(0); /* VALID. */ } } else { data |= (*map->pfn & NVKM_VMM_PFN_ADDR) >> 4; data |= BIT_ULL(0); /* VALID. */ } VMM_WO064(pt, vmm, ptei++ * 16, data); } nvkm_done(pt->memory); } static const struct nvkm_vmm_desc_func gp100_vmm_desc_pd0 = { .unmap = gp100_vmm_pd0_unmap, .sparse = gp100_vmm_pd0_sparse, .pde = gp100_vmm_pd0_pde, .mem = gp100_vmm_pd0_mem, .pfn = gp100_vmm_pd0_pfn, .pfn_clear = gp100_vmm_pd0_pfn_clear, .pfn_unmap = gp100_vmm_pd0_pfn_unmap, }; static void gp100_vmm_pd1_pde(struct nvkm_vmm *vmm, struct nvkm_vmm_pt *pgd, u32 pdei) { struct nvkm_vmm_pt *pgt = pgd->pde[pdei]; struct nvkm_mmu_pt *pd = pgd->pt[0]; u64 data = 0; if (!gp100_vmm_pde(pgt->pt[0], &data)) return; nvkm_kmap(pd->memory); VMM_WO064(pd, vmm, pdei * 8, data); nvkm_done(pd->memory); } static const struct nvkm_vmm_desc_func gp100_vmm_desc_pd1 = { .unmap = gf100_vmm_pgt_unmap, .sparse = gp100_vmm_pgt_sparse, .pde = gp100_vmm_pd1_pde, }; const struct nvkm_vmm_desc gp100_vmm_desc_16[] = { { LPT, 5, 8, 0x0100, &gp100_vmm_desc_lpt }, { PGD, 8, 16, 0x1000, &gp100_vmm_desc_pd0 }, { PGD, 9, 8, 0x1000, &gp100_vmm_desc_pd1 }, { PGD, 9, 8, 0x1000, &gp100_vmm_desc_pd1 }, { PGD, 2, 8, 0x1000, &gp100_vmm_desc_pd1 }, {} }; const struct nvkm_vmm_desc gp100_vmm_desc_12[] = { { SPT, 9, 8, 0x1000, &gp100_vmm_desc_spt }, { PGD, 8, 16, 0x1000, &gp100_vmm_desc_pd0 }, { PGD, 9, 8, 0x1000, &gp100_vmm_desc_pd1 }, { PGD, 9, 8, 0x1000, &gp100_vmm_desc_pd1 }, { PGD, 2, 8, 0x1000, &gp100_vmm_desc_pd1 }, {} }; int gp100_vmm_valid(struct nvkm_vmm *vmm, void *argv, u32 argc, struct nvkm_vmm_map *map) { const enum nvkm_memory_target target = nvkm_memory_target(map->memory); const struct nvkm_vmm_page *page = map->page; union { struct gp100_vmm_map_vn vn; struct gp100_vmm_map_v0 v0; } *args = argv; struct nvkm_device *device = vmm->mmu->subdev.device; struct nvkm_memory *memory = map->memory; u8 kind, kind_inv, priv, ro, vol; int kindn, aper, ret = -ENOSYS; const u8 *kindm; map->next = (1ULL << page->shift) >> 4; map->type = 0; if (!(ret = nvif_unpack(ret, &argv, &argc, args->v0, 0, 0, false))) { vol = !!args->v0.vol; ro = !!args->v0.ro; priv = !!args->v0.priv; kind = args->v0.kind; } else if (!(ret = nvif_unvers(ret, &argv, &argc, args->vn))) { vol = target == NVKM_MEM_TARGET_HOST; ro = 0; priv = 0; kind = 0x00; } else { VMM_DEBUG(vmm, "args"); return ret; } aper = vmm->func->aper(target); if (WARN_ON(aper < 0)) return aper; kindm = vmm->mmu->func->kind(vmm->mmu, &kindn, &kind_inv); if (kind >= kindn || kindm[kind] == kind_inv) { VMM_DEBUG(vmm, "kind %02x", kind); return -EINVAL; } if (kindm[kind] != kind) { u64 tags = nvkm_memory_size(memory) >> 16; if (aper != 0 || !(page->type & NVKM_VMM_PAGE_COMP)) { VMM_DEBUG(vmm, "comp %d %02x", aper, page->type); return -EINVAL; } if (!map->no_comp) { ret = nvkm_memory_tags_get(memory, device, tags, nvkm_ltc_tags_clear, &map->tags); if (ret) { VMM_DEBUG(vmm, "comp %d", ret); return ret; } } if (!map->no_comp && map->tags->mn) { tags = map->tags->mn->offset + (map->offset >> 16); map->ctag |= ((1ULL << page->shift) >> 16) << 36; map->type |= tags << 36; map->next |= map->ctag; } else { kind = kindm[kind]; } } map->type |= BIT(0); map->type |= (u64)aper << 1; map->type |= (u64) vol << 3; map->type |= (u64)priv << 5; map->type |= (u64) ro << 6; map->type |= (u64)kind << 56; return 0; } static int gp100_vmm_fault_cancel(struct nvkm_vmm *vmm, void *argv, u32 argc) { struct nvkm_device *device = vmm->mmu->subdev.device; union { struct gp100_vmm_fault_cancel_v0 v0; } *args = argv; int ret = -ENOSYS; u32 aper; if ((ret = nvif_unpack(ret, &argv, &argc, args->v0, 0, 0, false))) return ret; /* Translate MaxwellFaultBufferA instance pointer to the same * format as the NV_GR_FECS_CURRENT_CTX register. */ aper = (args->v0.inst >> 8) & 3; args->v0.inst >>= 12; args->v0.inst |= aper << 28; args->v0.inst |= 0x80000000; if (!WARN_ON(nvkm_gr_ctxsw_pause(device))) { if (nvkm_gr_ctxsw_inst(device) == args->v0.inst) { gf100_vmm_invalidate(vmm, 0x0000001b /* CANCEL_TARGETED. */ | (args->v0.hub << 20) | (args->v0.gpc << 15) | (args->v0.client << 9)); } WARN_ON(nvkm_gr_ctxsw_resume(device)); } return 0; } static int gp100_vmm_fault_replay(struct nvkm_vmm *vmm, void *argv, u32 argc) { union { struct gp100_vmm_fault_replay_vn vn; } *args = argv; int ret = -ENOSYS; if (!(ret = nvif_unvers(ret, &argv, &argc, args->vn))) { gf100_vmm_invalidate(vmm, 0x0000000b); /* REPLAY_GLOBAL. */ } return ret; } int gp100_vmm_mthd(struct nvkm_vmm *vmm, struct nvkm_client *client, u32 mthd, void *argv, u32 argc) { switch (mthd) { case GP100_VMM_VN_FAULT_REPLAY: return gp100_vmm_fault_replay(vmm, argv, argc); case GP100_VMM_VN_FAULT_CANCEL: return gp100_vmm_fault_cancel(vmm, argv, argc); default: break; } return -EINVAL; } void gp100_vmm_invalidate_pdb(struct nvkm_vmm *vmm, u64 addr) { struct nvkm_device *device = vmm->mmu->subdev.device; nvkm_wr32(device, 0x100cb8, lower_32_bits(addr)); nvkm_wr32(device, 0x100cec, upper_32_bits(addr)); } void gp100_vmm_flush(struct nvkm_vmm *vmm, int depth) { u32 type = (5 /* CACHE_LEVEL_UP_TO_PDE3 */ - depth) << 24; if (atomic_read(&vmm->engref[NVKM_SUBDEV_BAR])) type |= 0x00000004; /* HUB_ONLY */ type |= 0x00000001; /* PAGE_ALL */ gf100_vmm_invalidate(vmm, type); } int gp100_vmm_join(struct nvkm_vmm *vmm, struct nvkm_memory *inst) { u64 base = BIT_ULL(10) /* VER2 */ | BIT_ULL(11) /* 64KiB */; if (vmm->replay) { base |= BIT_ULL(4); /* FAULT_REPLAY_TEX */ base |= BIT_ULL(5); /* FAULT_REPLAY_GCC */ } return gf100_vmm_join_(vmm, inst, base); } static const struct nvkm_vmm_func gp100_vmm = { .join = gp100_vmm_join, .part = gf100_vmm_part, .aper = gf100_vmm_aper, .valid = gp100_vmm_valid, .flush = gp100_vmm_flush, .mthd = gp100_vmm_mthd, .invalidate_pdb = gp100_vmm_invalidate_pdb, .page = { { 47, &gp100_vmm_desc_16[4], NVKM_VMM_PAGE_Sxxx }, { 38, &gp100_vmm_desc_16[3], NVKM_VMM_PAGE_Sxxx }, { 29, &gp100_vmm_desc_16[2], NVKM_VMM_PAGE_Sxxx }, { 21, &gp100_vmm_desc_16[1], NVKM_VMM_PAGE_SVxC }, { 16, &gp100_vmm_desc_16[0], NVKM_VMM_PAGE_SVxC }, { 12, &gp100_vmm_desc_12[0], NVKM_VMM_PAGE_SVHx }, {} } }; int gp100_vmm_new_(const struct nvkm_vmm_func *func, struct nvkm_mmu *mmu, bool managed, u64 addr, u64 size, void *argv, u32 argc, struct lock_class_key *key, const char *name, struct nvkm_vmm **pvmm) { union { struct gp100_vmm_vn vn; struct gp100_vmm_v0 v0; } *args = argv; int ret = -ENOSYS; bool replay; if (!(ret = nvif_unpack(ret, &argv, &argc, args->v0, 0, 0, false))) { replay = args->v0.fault_replay != 0; } else if (!(ret = nvif_unvers(ret, &argv, &argc, args->vn))) { replay = false; } else return ret; ret = nvkm_vmm_new_(func, mmu, 0, managed, addr, size, key, name, pvmm); if (ret) return ret; (*pvmm)->replay = replay; return 0; } int gp100_vmm_new(struct nvkm_mmu *mmu, bool managed, u64 addr, u64 size, void *argv, u32 argc, struct lock_class_key *key, const char *name, struct nvkm_vmm **pvmm) { return gp100_vmm_new_(&gp100_vmm, mmu, managed, addr, size, argv, argc, key, name, pvmm); } |