Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 | // SPDX-License-Identifier: GPL-2.0 OR X11 /* * Device Tree Source for TQ-Systems TQMa7D board on MBa7 carrier board. * * Copyright (C) 2016 TQ-Systems GmbH * Author: Markus Niebel <Markus.Niebel@tq-group.com> * Copyright (C) 2019 Bruno Thomsen <bruno.thomsen@gmail.com> */ /dts-v1/; #include "imx7d-tqma7.dtsi" #include "imx7-mba7.dtsi" / { model = "TQ-Systems TQMa7D board on MBa7 carrier board"; compatible = "tq,imx7d-mba7", "tq,imx7d-tqma7", "fsl,imx7d"; }; &fec2 { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_enet2>; phy-mode = "rgmii-id"; phy-reset-gpios = <&gpio2 28 GPIO_ACTIVE_LOW>; phy-reset-duration = <1>; phy-supply = <®_fec2_pwdn>; phy-handle = <ðphy2_0>; fsl,magic-packet; status = "okay"; mdio { #address-cells = <1>; #size-cells = <0>; ethphy2_0: ethernet-phy@0 { compatible = "ethernet-phy-ieee802.3-c22"; reg = <0>; ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_50_NS>; ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_50_NS>; ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>; ti,clk-output-sel = <DP83867_CLK_O_SEL_OFF>; }; }; }; &iomuxc { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_hog_mba7_1>; pinctrl_enet2: enet2grp { fsl,pins = < MX7D_PAD_SD2_CD_B__ENET2_MDIO 0x02 MX7D_PAD_SD2_WP__ENET2_MDC 0x00 MX7D_PAD_EPDC_GDSP__ENET2_RGMII_TXC 0x71 MX7D_PAD_EPDC_SDCE2__ENET2_RGMII_TD0 0x71 MX7D_PAD_EPDC_SDCE3__ENET2_RGMII_TD1 0x71 MX7D_PAD_EPDC_GDCLK__ENET2_RGMII_TD2 0x71 MX7D_PAD_EPDC_GDOE__ENET2_RGMII_TD3 0x71 MX7D_PAD_EPDC_GDRL__ENET2_RGMII_TX_CTL 0x71 MX7D_PAD_EPDC_SDCE1__ENET2_RGMII_RXC 0x79 MX7D_PAD_EPDC_SDCLK__ENET2_RGMII_RD0 0x79 MX7D_PAD_EPDC_SDLE__ENET2_RGMII_RD1 0x79 MX7D_PAD_EPDC_SDOE__ENET2_RGMII_RD2 0x79 MX7D_PAD_EPDC_SDSHR__ENET2_RGMII_RD3 0x79 MX7D_PAD_EPDC_SDCE0__ENET2_RGMII_RX_CTL 0x79 /* Reset: SION, 100kPU, SRE_FAST, DSE_X1 */ MX7D_PAD_EPDC_BDR0__GPIO2_IO28 0x40000070 /* INT/PWDN: SION, 100kPU, HYS, SRE_FAST, DSE_X1 */ MX7D_PAD_EPDC_PWR_STAT__GPIO2_IO31 0x40000078 >; }; pinctrl_pcie: pciegrp { fsl,pins = < /* #pcie_wake */ MX7D_PAD_EPDC_PWR_COM__GPIO2_IO30 0x70 /* #pcie_rst */ MX7D_PAD_SD2_CLK__GPIO5_IO12 0x70 /* #pcie_dis */ MX7D_PAD_EPDC_BDR1__GPIO2_IO29 0x70 >; }; }; &iomuxc_lpsr { pinctrl_usbotg2: usbotg2grp { fsl,pins = < MX7D_PAD_LPSR_GPIO1_IO06__USB_OTG2_OC 0x5c MX7D_PAD_LPSR_GPIO1_IO07__GPIO1_IO7 0x59 >; }; }; &pcie { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_pcie>; /* 1.5V logically from 3.3V */ /* probe deferral not supported */ /* pcie-bus-supply = <®_mpcie_1v5>; */ reset-gpio = <&gpio5 12 GPIO_ACTIVE_LOW>; status = "okay"; }; &usbotg2 { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_usbotg2>; vbus-supply = <®_usb_otg2_vbus>; srp-disable; hnp-disable; adp-disable; dr_mode = "host"; status = "okay"; }; |