Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 | // SPDX-License-Identifier: (GPL-2.0 OR MIT) /* * Device tree file for ZII's SSMB SPU3 board * * SSMB - SPU3 Switch Management Board * SPU - Seat Power Unit * * Copyright (C) 2015, 2016 Zodiac Inflight Innovations * * Based on an original 'vf610-twr.dts' which is Copyright 2015, * Freescale Semiconductor, Inc. */ /dts-v1/; #include "vf610.dtsi" / { model = "ZII VF610 SSMB SPU3 Board"; compatible = "zii,vf610spu3", "zii,vf610dev", "fsl,vf610"; chosen { stdout-path = &uart0; }; memory@80000000 { device_type = "memory"; reg = <0x80000000 0x20000000>; }; gpio-leds { compatible = "gpio-leds"; pinctrl-0 = <&pinctrl_leds_debug>; pinctrl-names = "default"; led-debug { label = "zii:green:debug1"; gpios = <&gpio2 18 GPIO_ACTIVE_HIGH>; linux,default-trigger = "heartbeat"; }; }; reg_vcc_3v3_mcu: regulator { compatible = "regulator-fixed"; regulator-name = "vcc_3v3_mcu"; regulator-min-microvolt = <3300000>; regulator-max-microvolt = <3300000>; }; supply-voltage-monitor { compatible = "iio-hwmon"; io-channels = <&adc0 8>, /* 12V_MAIN */ <&adc0 9>, /* +3.3V */ <&adc1 8>, /* VCC_1V5 */ <&adc1 9>; /* VCC_1V2 */ }; }; &adc0 { vref-supply = <®_vcc_3v3_mcu>; status = "okay"; }; &adc1 { vref-supply = <®_vcc_3v3_mcu>; status = "okay"; }; &dspi1 { bus-num = <1>; pinctrl-names = "default"; pinctrl-0 = <&pinctrl_dspi1>; /* * Some SPU3s come with SPI-NOR chip DNPed, so we leave this * node disabled by default and rely on bootloader to enable * it when appropriate. */ status = "disabled"; flash@0 { #address-cells = <1>; #size-cells = <1>; compatible = "m25p128", "jedec,spi-nor"; reg = <0>; spi-max-frequency = <50000000>; partition@0 { label = "m25p128-0"; reg = <0x0 0x01000000>; }; }; }; &edma0 { status = "okay"; }; &edma1 { status = "okay"; }; &esdhc0 { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_esdhc0>; bus-width = <8>; non-removable; no-1-8-v; keep-power-in-suspend; no-sdio; no-sd; status = "okay"; }; &esdhc1 { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_esdhc1>; bus-width = <4>; no-sdio; status = "okay"; }; &fec1 { phy-mode = "rmii"; pinctrl-names = "default"; pinctrl-0 = <&pinctrl_fec1>; status = "okay"; fixed-link { speed = <100>; full-duplex; }; mdio1: mdio { #address-cells = <1>; #size-cells = <0>; clock-frequency = <12500000>; suppress-preamble; status = "okay"; switch0: switch0@0 { compatible = "marvell,mv88e6190"; pinctrl-0 = <&pinctrl_gpio_switch0>; pinctrl-names = "default"; reg = <0>; eeprom-length = <65536>; interrupt-parent = <&gpio3>; interrupts = <2 IRQ_TYPE_LEVEL_LOW>; interrupt-controller; #interrupt-cells = <2>; ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; phy-mode = "rmii"; ethernet = <&fec1>; fixed-link { speed = <100>; full-duplex; }; }; port@1 { reg = <1>; label = "eth_cu_1000_1"; }; port@2 { reg = <2>; label = "eth_cu_1000_2"; }; port@3 { reg = <3>; label = "eth_cu_1000_3"; }; port@4 { reg = <4>; label = "eth_cu_1000_4"; }; port@5 { reg = <5>; label = "eth_cu_1000_5"; }; port@6 { reg = <6>; label = "eth_cu_1000_6"; }; }; }; }; }; &i2c0 { clock-frequency = <100000>; pinctrl-names = "default"; pinctrl-0 = <&pinctrl_i2c0>; status = "okay"; gpio6: io-expander@22 { compatible = "nxp,pca9554"; reg = <0x22>; gpio-controller; #gpio-cells = <2>; }; lm75@48 { compatible = "national,lm75"; reg = <0x48>; }; eeprom@50 { compatible = "atmel,24c04"; reg = <0x50>; label = "nameplate"; }; eeprom@52 { compatible = "atmel,24c04"; reg = <0x52>; }; }; &i2c1 { clock-frequency = <100000>; pinctrl-names = "default"; pinctrl-0 = <&pinctrl_i2c1>; status = "okay"; watchdog@38 { compatible = "zii,rave-wdt"; reg = <0x38>; }; }; &snvsrtc { status = "disabled"; }; &uart0 { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_uart0>; status = "okay"; }; &uart1 { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_uart1>; status = "okay"; mcu { compatible = "zii,rave-sp-rdu2"; current-speed = <1000000>; #address-cells = <1>; #size-cells = <1>; watchdog { compatible = "zii,rave-sp-watchdog"; }; eeprom@a3 { compatible = "zii,rave-sp-eeprom"; reg = <0xa3 0x4000>; #address-cells = <1>; #size-cells = <1>; zii,eeprom-name = "main-eeprom"; }; }; }; &wdoga5 { status = "disabled"; }; &iomuxc { pinctrl_dspi1: dspi1grp { fsl,pins = < VF610_PAD_PTD5__DSPI1_CS0 0x1182 VF610_PAD_PTD4__DSPI1_CS1 0x1182 VF610_PAD_PTC6__DSPI1_SIN 0x1181 VF610_PAD_PTC7__DSPI1_SOUT 0x1182 VF610_PAD_PTC8__DSPI1_SCK 0x1182 >; }; pinctrl_esdhc0: esdhc0grp { fsl,pins = < VF610_PAD_PTC0__ESDHC0_CLK 0x31ef VF610_PAD_PTC1__ESDHC0_CMD 0x31ef VF610_PAD_PTC2__ESDHC0_DAT0 0x31ef VF610_PAD_PTC3__ESDHC0_DAT1 0x31ef VF610_PAD_PTC4__ESDHC0_DAT2 0x31ef VF610_PAD_PTC5__ESDHC0_DAT3 0x31ef VF610_PAD_PTD23__ESDHC0_DAT4 0x31ef VF610_PAD_PTD22__ESDHC0_DAT5 0x31ef VF610_PAD_PTD21__ESDHC0_DAT6 0x31ef VF610_PAD_PTD20__ESDHC0_DAT7 0x31ef >; }; pinctrl_esdhc1: esdhc1grp { fsl,pins = < VF610_PAD_PTA24__ESDHC1_CLK 0x31ef VF610_PAD_PTA25__ESDHC1_CMD 0x31ef VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef >; }; pinctrl_fec1: fec1grp { fsl,pins = < VF610_PAD_PTA6__RMII_CLKIN 0x30d1 VF610_PAD_PTC9__ENET_RMII1_MDC 0x30d2 VF610_PAD_PTC10__ENET_RMII1_MDIO 0x30d3 VF610_PAD_PTC11__ENET_RMII1_CRS 0x30d1 VF610_PAD_PTC12__ENET_RMII1_RXD1 0x30d1 VF610_PAD_PTC13__ENET_RMII1_RXD0 0x30d1 VF610_PAD_PTC14__ENET_RMII1_RXER 0x30d1 VF610_PAD_PTC15__ENET_RMII1_TXD1 0x30d2 VF610_PAD_PTC16__ENET_RMII1_TXD0 0x30d2 VF610_PAD_PTC17__ENET_RMII1_TXEN 0x30d2 >; }; pinctrl_gpio_switch0: pinctrl-gpio-switch0 { fsl,pins = < VF610_PAD_PTB28__GPIO_98 0x219d >; }; pinctrl_i2c0: i2c0grp { fsl,pins = < VF610_PAD_PTB14__I2C0_SCL 0x37ff VF610_PAD_PTB15__I2C0_SDA 0x37ff >; }; pinctrl_i2c1: i2c1grp { fsl,pins = < VF610_PAD_PTB16__I2C1_SCL 0x37ff VF610_PAD_PTB17__I2C1_SDA 0x37ff >; }; pinctrl_leds_debug: pinctrl-leds-debug { fsl,pins = < VF610_PAD_PTD3__GPIO_82 0x31c2 >; }; pinctrl_uart0: uart0grp { fsl,pins = < VF610_PAD_PTB10__UART0_TX 0x21a2 VF610_PAD_PTB11__UART0_RX 0x21a1 >; }; pinctrl_uart1: uart1grp { fsl,pins = < VF610_PAD_PTB23__UART1_TX 0x21a2 VF610_PAD_PTB24__UART1_RX 0x21a1 >; }; }; |