Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 | // SPDX-License-Identifier: GPL-2.0+ /* * DaVinci Ethernet Medium Access Controller * * DaVinci EMAC is based upon CPPI 3.0 TI DMA engine * * Copyright (C) 2009 Texas Instruments. * * --------------------------------------------------------------------------- * History: * 0-5 A number of folks worked on this driver in bits and pieces but the major * contribution came from Suraj Iyer and Anant Gole * 6.0 Anant Gole - rewrote the driver as per Linux conventions * 6.1 Chaithrika U S - added support for Gigabit and RMII features, * PHY layer usage */ #include <linux/module.h> #include <linux/kernel.h> #include <linux/sched.h> #include <linux/string.h> #include <linux/timer.h> #include <linux/errno.h> #include <linux/in.h> #include <linux/ioport.h> #include <linux/slab.h> #include <linux/mm.h> #include <linux/interrupt.h> #include <linux/init.h> #include <linux/netdevice.h> #include <linux/etherdevice.h> #include <linux/skbuff.h> #include <linux/ethtool.h> #include <linux/highmem.h> #include <linux/proc_fs.h> #include <linux/ctype.h> #include <linux/spinlock.h> #include <linux/dma-mapping.h> #include <linux/clk.h> #include <linux/platform_device.h> #include <linux/regmap.h> #include <linux/semaphore.h> #include <linux/phy.h> #include <linux/bitops.h> #include <linux/io.h> #include <linux/uaccess.h> #include <linux/pm_runtime.h> #include <linux/davinci_emac.h> #include <linux/of.h> #include <linux/of_address.h> #include <linux/of_device.h> #include <linux/of_mdio.h> #include <linux/of_irq.h> #include <linux/of_net.h> #include <linux/mfd/syscon.h> #include <asm/irq.h> #include <asm/page.h> #include "cpsw.h" #include "davinci_cpdma.h" static int debug_level; module_param(debug_level, int, 0); MODULE_PARM_DESC(debug_level, "DaVinci EMAC debug level (NETIF_MSG bits)"); /* Netif debug messages possible */ #define DAVINCI_EMAC_DEBUG (NETIF_MSG_DRV | \ NETIF_MSG_PROBE | \ NETIF_MSG_LINK | \ NETIF_MSG_TIMER | \ NETIF_MSG_IFDOWN | \ NETIF_MSG_IFUP | \ NETIF_MSG_RX_ERR | \ NETIF_MSG_TX_ERR | \ NETIF_MSG_TX_QUEUED | \ NETIF_MSG_INTR | \ NETIF_MSG_TX_DONE | \ NETIF_MSG_RX_STATUS | \ NETIF_MSG_PKTDATA | \ NETIF_MSG_HW | \ NETIF_MSG_WOL) /* version info */ #define EMAC_MAJOR_VERSION 6 #define EMAC_MINOR_VERSION 1 #define EMAC_MODULE_VERSION "6.1" MODULE_VERSION(EMAC_MODULE_VERSION); static const char emac_version_string[] = "TI DaVinci EMAC Linux v6.1"; /* Configuration items */ #define EMAC_DEF_PASS_CRC (0) /* Do not pass CRC up to frames */ #define EMAC_DEF_QOS_EN (0) /* EMAC proprietary QoS disabled */ #define EMAC_DEF_NO_BUFF_CHAIN (0) /* No buffer chain */ #define EMAC_DEF_MACCTRL_FRAME_EN (0) /* Discard Maccontrol frames */ #define EMAC_DEF_SHORT_FRAME_EN (0) /* Discard short frames */ #define EMAC_DEF_ERROR_FRAME_EN (0) /* Discard error frames */ #define EMAC_DEF_PROM_EN (0) /* Promiscuous disabled */ #define EMAC_DEF_PROM_CH (0) /* Promiscuous channel is 0 */ #define EMAC_DEF_BCAST_EN (1) /* Broadcast enabled */ #define EMAC_DEF_BCAST_CH (0) /* Broadcast channel is 0 */ #define EMAC_DEF_MCAST_EN (1) /* Multicast enabled */ #define EMAC_DEF_MCAST_CH (0) /* Multicast channel is 0 */ #define EMAC_DEF_TXPRIO_FIXED (1) /* TX Priority is fixed */ #define EMAC_DEF_TXPACING_EN (0) /* TX pacing NOT supported*/ #define EMAC_DEF_BUFFER_OFFSET (0) /* Buffer offset to DMA (future) */ #define EMAC_DEF_MIN_ETHPKTSIZE (60) /* Minimum ethernet pkt size */ #define EMAC_DEF_MAX_FRAME_SIZE (1500 + 14 + 4 + 4) #define EMAC_DEF_TX_CH (0) /* Default 0th channel */ #define EMAC_DEF_RX_CH (0) /* Default 0th channel */ #define EMAC_DEF_RX_NUM_DESC (128) #define EMAC_DEF_MAX_TX_CH (1) /* Max TX channels configured */ #define EMAC_DEF_MAX_RX_CH (1) /* Max RX channels configured */ /* Buffer descriptor parameters */ #define EMAC_DEF_TX_MAX_SERVICE (32) /* TX max service BD's */ #define EMAC_DEF_RX_MAX_SERVICE (64) /* should = netdev->weight */ /* EMAC register related defines */ #define EMAC_ALL_MULTI_REG_VALUE (0xFFFFFFFF) #define EMAC_NUM_MULTICAST_BITS (64) #define EMAC_TX_CONTROL_TX_ENABLE_VAL (0x1) #define EMAC_RX_CONTROL_RX_ENABLE_VAL (0x1) #define EMAC_MAC_HOST_ERR_INTMASK_VAL (0x2) #define EMAC_RX_UNICAST_CLEAR_ALL (0xFF) #define EMAC_INT_MASK_CLEAR (0xFF) /* RX MBP register bit positions */ #define EMAC_RXMBP_PASSCRC_MASK BIT(30) #define EMAC_RXMBP_QOSEN_MASK BIT(29) #define EMAC_RXMBP_NOCHAIN_MASK BIT(28) #define EMAC_RXMBP_CMFEN_MASK BIT(24) #define EMAC_RXMBP_CSFEN_MASK BIT(23) #define EMAC_RXMBP_CEFEN_MASK BIT(22) #define EMAC_RXMBP_CAFEN_MASK BIT(21) #define EMAC_RXMBP_PROMCH_SHIFT (16) #define EMAC_RXMBP_PROMCH_MASK (0x7 << 16) #define EMAC_RXMBP_BROADEN_MASK BIT(13) #define EMAC_RXMBP_BROADCH_SHIFT (8) #define EMAC_RXMBP_BROADCH_MASK (0x7 << 8) #define EMAC_RXMBP_MULTIEN_MASK BIT(5) #define EMAC_RXMBP_MULTICH_SHIFT (0) #define EMAC_RXMBP_MULTICH_MASK (0x7) #define EMAC_RXMBP_CHMASK (0x7) /* EMAC register definitions/bit maps used */ # define EMAC_MBP_RXPROMISC (0x00200000) # define EMAC_MBP_PROMISCCH(ch) (((ch) & 0x7) << 16) # define EMAC_MBP_RXBCAST (0x00002000) # define EMAC_MBP_BCASTCHAN(ch) (((ch) & 0x7) << 8) # define EMAC_MBP_RXMCAST (0x00000020) # define EMAC_MBP_MCASTCHAN(ch) ((ch) & 0x7) /* EMAC mac_control register */ #define EMAC_MACCONTROL_TXPTYPE BIT(9) #define EMAC_MACCONTROL_TXPACEEN BIT(6) #define EMAC_MACCONTROL_GMIIEN BIT(5) #define EMAC_MACCONTROL_GIGABITEN BIT(7) #define EMAC_MACCONTROL_FULLDUPLEXEN BIT(0) #define EMAC_MACCONTROL_RMIISPEED_MASK BIT(15) /* GIGABIT MODE related bits */ #define EMAC_DM646X_MACCONTORL_GIG BIT(7) #define EMAC_DM646X_MACCONTORL_GIGFORCE BIT(17) /* EMAC mac_status register */ #define EMAC_MACSTATUS_TXERRCODE_MASK (0xF00000) #define EMAC_MACSTATUS_TXERRCODE_SHIFT (20) #define EMAC_MACSTATUS_TXERRCH_MASK (0x70000) #define EMAC_MACSTATUS_TXERRCH_SHIFT (16) #define EMAC_MACSTATUS_RXERRCODE_MASK (0xF000) #define EMAC_MACSTATUS_RXERRCODE_SHIFT (12) #define EMAC_MACSTATUS_RXERRCH_MASK (0x700) #define EMAC_MACSTATUS_RXERRCH_SHIFT (8) /* EMAC RX register masks */ #define EMAC_RX_MAX_LEN_MASK (0xFFFF) #define EMAC_RX_BUFFER_OFFSET_MASK (0xFFFF) /* MAC_IN_VECTOR (0x180) register bit fields */ #define EMAC_DM644X_MAC_IN_VECTOR_HOST_INT BIT(17) #define EMAC_DM644X_MAC_IN_VECTOR_STATPEND_INT BIT(16) #define EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC BIT(8) #define EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC BIT(0) /** NOTE:: For DM646x the IN_VECTOR has changed */ #define EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC BIT(EMAC_DEF_RX_CH) #define EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC BIT(16 + EMAC_DEF_TX_CH) #define EMAC_DM646X_MAC_IN_VECTOR_HOST_INT BIT(26) #define EMAC_DM646X_MAC_IN_VECTOR_STATPEND_INT BIT(27) /* CPPI bit positions */ #define EMAC_CPPI_SOP_BIT BIT(31) #define EMAC_CPPI_EOP_BIT BIT(30) #define EMAC_CPPI_OWNERSHIP_BIT BIT(29) #define EMAC_CPPI_EOQ_BIT BIT(28) #define EMAC_CPPI_TEARDOWN_COMPLETE_BIT BIT(27) #define EMAC_CPPI_PASS_CRC_BIT BIT(26) #define EMAC_RX_BD_BUF_SIZE (0xFFFF) #define EMAC_BD_LENGTH_FOR_CACHE (16) /* only CPPI bytes */ #define EMAC_RX_BD_PKT_LENGTH_MASK (0xFFFF) /* Max hardware defines */ #define EMAC_MAX_TXRX_CHANNELS (8) /* Max hardware channels */ #define EMAC_DEF_MAX_MULTICAST_ADDRESSES (64) /* Max mcast addr's */ /* EMAC Peripheral Device Register Memory Layout structure */ #define EMAC_MACINVECTOR 0x90 #define EMAC_DM646X_MACEOIVECTOR 0x94 #define EMAC_MACINTSTATRAW 0xB0 #define EMAC_MACINTSTATMASKED 0xB4 #define EMAC_MACINTMASKSET 0xB8 #define EMAC_MACINTMASKCLEAR 0xBC #define EMAC_RXMBPENABLE 0x100 #define EMAC_RXUNICASTSET 0x104 #define EMAC_RXUNICASTCLEAR 0x108 #define EMAC_RXMAXLEN 0x10C #define EMAC_RXBUFFEROFFSET 0x110 #define EMAC_RXFILTERLOWTHRESH 0x114 #define EMAC_MACCONTROL 0x160 #define EMAC_MACSTATUS 0x164 #define EMAC_EMCONTROL 0x168 #define EMAC_FIFOCONTROL 0x16C #define EMAC_MACCONFIG 0x170 #define EMAC_SOFTRESET 0x174 #define EMAC_MACSRCADDRLO 0x1D0 #define EMAC_MACSRCADDRHI 0x1D4 #define EMAC_MACHASH1 0x1D8 #define EMAC_MACHASH2 0x1DC #define EMAC_MACADDRLO 0x500 #define EMAC_MACADDRHI 0x504 #define EMAC_MACINDEX 0x508 /* EMAC statistics registers */ #define EMAC_RXGOODFRAMES 0x200 #define EMAC_RXBCASTFRAMES 0x204 #define EMAC_RXMCASTFRAMES 0x208 #define EMAC_RXPAUSEFRAMES 0x20C #define EMAC_RXCRCERRORS 0x210 #define EMAC_RXALIGNCODEERRORS 0x214 #define EMAC_RXOVERSIZED 0x218 #define EMAC_RXJABBER 0x21C #define EMAC_RXUNDERSIZED 0x220 #define EMAC_RXFRAGMENTS 0x224 #define EMAC_RXFILTERED 0x228 #define EMAC_RXQOSFILTERED 0x22C #define EMAC_RXOCTETS 0x230 #define EMAC_TXGOODFRAMES 0x234 #define EMAC_TXBCASTFRAMES 0x238 #define EMAC_TXMCASTFRAMES 0x23C #define EMAC_TXPAUSEFRAMES 0x240 #define EMAC_TXDEFERRED 0x244 #define EMAC_TXCOLLISION 0x248 #define EMAC_TXSINGLECOLL 0x24C #define EMAC_TXMULTICOLL 0x250 #define EMAC_TXEXCESSIVECOLL 0x254 #define EMAC_TXLATECOLL 0x258 #define EMAC_TXUNDERRUN 0x25C #define EMAC_TXCARRIERSENSE 0x260 #define EMAC_TXOCTETS 0x264 #define EMAC_NETOCTETS 0x280 #define EMAC_RXSOFOVERRUNS 0x284 #define EMAC_RXMOFOVERRUNS 0x288 #define EMAC_RXDMAOVERRUNS 0x28C /* EMAC DM644x control registers */ #define EMAC_CTRL_EWCTL (0x4) #define EMAC_CTRL_EWINTTCNT (0x8) /* EMAC DM644x control module masks */ #define EMAC_DM644X_EWINTCNT_MASK 0x1FFFF #define EMAC_DM644X_INTMIN_INTVL 0x1 #define EMAC_DM644X_INTMAX_INTVL (EMAC_DM644X_EWINTCNT_MASK) /* EMAC DM646X control module registers */ #define EMAC_DM646X_CMINTCTRL 0x0C #define EMAC_DM646X_CMRXINTEN 0x14 #define EMAC_DM646X_CMTXINTEN 0x18 #define EMAC_DM646X_CMRXINTMAX 0x70 #define EMAC_DM646X_CMTXINTMAX 0x74 /* EMAC DM646X control module masks */ #define EMAC_DM646X_INTPACEEN (0x3 << 16) #define EMAC_DM646X_INTPRESCALE_MASK (0x7FF << 0) #define EMAC_DM646X_CMINTMAX_CNT 63 #define EMAC_DM646X_CMINTMIN_CNT 2 #define EMAC_DM646X_CMINTMAX_INTVL (1000 / EMAC_DM646X_CMINTMIN_CNT) #define EMAC_DM646X_CMINTMIN_INTVL ((1000 / EMAC_DM646X_CMINTMAX_CNT) + 1) /* EMAC EOI codes for C0 */ #define EMAC_DM646X_MAC_EOI_C0_RXEN (0x01) #define EMAC_DM646X_MAC_EOI_C0_TXEN (0x02) /* EMAC Stats Clear Mask */ #define EMAC_STATS_CLR_MASK (0xFFFFFFFF) /* emac_priv: EMAC private data structure * * EMAC adapter private data structure */ struct emac_priv { u32 msg_enable; struct net_device *ndev; struct platform_device *pdev; struct napi_struct napi; char mac_addr[6]; void __iomem *remap_addr; u32 emac_base_phys; void __iomem *emac_base; void __iomem *ctrl_base; struct cpdma_ctlr *dma; struct cpdma_chan *txchan; struct cpdma_chan *rxchan; u32 link; /* 1=link on, 0=link off */ u32 speed; /* 0=Auto Neg, 1=No PHY, 10,100, 1000 - mbps */ u32 duplex; /* Link duplex: 0=Half, 1=Full */ u32 rx_buf_size; u32 isr_count; u32 coal_intvl; u32 bus_freq_mhz; u8 rmii_en; u8 version; u32 mac_hash1; u32 mac_hash2; u32 multicast_hash_cnt[EMAC_NUM_MULTICAST_BITS]; u32 rx_addr_type; const char *phy_id; struct device_node *phy_node; spinlock_t lock; /*platform specific members*/ void (*int_enable) (void); void (*int_disable) (void); }; /* EMAC TX Host Error description strings */ static char *emac_txhost_errcodes[16] = { "No error", "SOP error", "Ownership bit not set in SOP buffer", "Zero Next Buffer Descriptor Pointer Without EOP", "Zero Buffer Pointer", "Zero Buffer Length", "Packet Length Error", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved" }; /* EMAC RX Host Error description strings */ static char *emac_rxhost_errcodes[16] = { "No error", "Reserved", "Ownership bit not set in input buffer", "Reserved", "Zero Buffer Pointer", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved", "Reserved" }; /* Helper macros */ #define emac_read(reg) ioread32(priv->emac_base + (reg)) #define emac_write(reg, val) iowrite32(val, priv->emac_base + (reg)) #define emac_ctrl_read(reg) ioread32((priv->ctrl_base + (reg))) #define emac_ctrl_write(reg, val) iowrite32(val, (priv->ctrl_base + (reg))) /** * emac_get_drvinfo - Get EMAC driver information * @ndev: The DaVinci EMAC network adapter * @info: ethtool info structure containing name and version * * Returns EMAC driver information (name and version) * */ static void emac_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *info) { strscpy(info->driver, emac_version_string, sizeof(info->driver)); strscpy(info->version, EMAC_MODULE_VERSION, sizeof(info->version)); } /** * emac_get_coalesce - Get interrupt coalesce settings for this device * @ndev : The DaVinci EMAC network adapter * @coal : ethtool coalesce settings structure * @kernel_coal: ethtool CQE mode setting structure * @extack: extack for reporting error messages * * Fetch the current interrupt coalesce settings * */ static int emac_get_coalesce(struct net_device *ndev, struct ethtool_coalesce *coal, struct kernel_ethtool_coalesce *kernel_coal, struct netlink_ext_ack *extack) { struct emac_priv *priv = netdev_priv(ndev); coal->rx_coalesce_usecs = priv->coal_intvl; return 0; } /** * emac_set_coalesce - Set interrupt coalesce settings for this device * @ndev : The DaVinci EMAC network adapter * @coal : ethtool coalesce settings structure * @kernel_coal: ethtool CQE mode setting structure * @extack: extack for reporting error messages * * Set interrupt coalesce parameters * */ static int emac_set_coalesce(struct net_device *ndev, struct ethtool_coalesce *coal, struct kernel_ethtool_coalesce *kernel_coal, struct netlink_ext_ack *extack) { struct emac_priv *priv = netdev_priv(ndev); u32 int_ctrl, num_interrupts = 0; u32 prescale = 0, addnl_dvdr = 1, coal_intvl = 0; if (!coal->rx_coalesce_usecs) { priv->coal_intvl = 0; switch (priv->version) { case EMAC_VERSION_2: emac_ctrl_write(EMAC_DM646X_CMINTCTRL, 0); break; default: emac_ctrl_write(EMAC_CTRL_EWINTTCNT, 0); break; } return 0; } coal_intvl = coal->rx_coalesce_usecs; switch (priv->version) { case EMAC_VERSION_2: int_ctrl = emac_ctrl_read(EMAC_DM646X_CMINTCTRL); prescale = priv->bus_freq_mhz * 4; if (coal_intvl < EMAC_DM646X_CMINTMIN_INTVL) coal_intvl = EMAC_DM646X_CMINTMIN_INTVL; if (coal_intvl > EMAC_DM646X_CMINTMAX_INTVL) { /* * Interrupt pacer works with 4us Pulse, we can * throttle further by dilating the 4us pulse. */ addnl_dvdr = EMAC_DM646X_INTPRESCALE_MASK / prescale; if (addnl_dvdr > 1) { prescale *= addnl_dvdr; if (coal_intvl > (EMAC_DM646X_CMINTMAX_INTVL * addnl_dvdr)) coal_intvl = (EMAC_DM646X_CMINTMAX_INTVL * addnl_dvdr); } else { addnl_dvdr = 1; coal_intvl = EMAC_DM646X_CMINTMAX_INTVL; } } num_interrupts = (1000 * addnl_dvdr) / coal_intvl; int_ctrl |= EMAC_DM646X_INTPACEEN; int_ctrl &= (~EMAC_DM646X_INTPRESCALE_MASK); int_ctrl |= (prescale & EMAC_DM646X_INTPRESCALE_MASK); emac_ctrl_write(EMAC_DM646X_CMINTCTRL, int_ctrl); emac_ctrl_write(EMAC_DM646X_CMRXINTMAX, num_interrupts); emac_ctrl_write(EMAC_DM646X_CMTXINTMAX, num_interrupts); break; default: int_ctrl = emac_ctrl_read(EMAC_CTRL_EWINTTCNT); int_ctrl &= (~EMAC_DM644X_EWINTCNT_MASK); prescale = coal_intvl * priv->bus_freq_mhz; if (prescale > EMAC_DM644X_EWINTCNT_MASK) { prescale = EMAC_DM644X_EWINTCNT_MASK; coal_intvl = prescale / priv->bus_freq_mhz; } emac_ctrl_write(EMAC_CTRL_EWINTTCNT, (int_ctrl | prescale)); break; } printk(KERN_INFO"Set coalesce to %d usecs.\n", coal_intvl); priv->coal_intvl = coal_intvl; return 0; } /* ethtool_ops: DaVinci EMAC Ethtool structure * * Ethtool support for EMAC adapter */ static const struct ethtool_ops ethtool_ops = { .supported_coalesce_params = ETHTOOL_COALESCE_RX_USECS, .get_drvinfo = emac_get_drvinfo, .get_link = ethtool_op_get_link, .get_coalesce = emac_get_coalesce, .set_coalesce = emac_set_coalesce, .get_ts_info = ethtool_op_get_ts_info, .get_link_ksettings = phy_ethtool_get_link_ksettings, .set_link_ksettings = phy_ethtool_set_link_ksettings, }; /** * emac_update_phystatus - Update Phy status * @priv: The DaVinci EMAC private adapter structure * * Updates phy status and takes action for network queue if required * based upon link status * */ static void emac_update_phystatus(struct emac_priv *priv) { u32 mac_control; u32 new_duplex; u32 cur_duplex; struct net_device *ndev = priv->ndev; mac_control = emac_read(EMAC_MACCONTROL); cur_duplex = (mac_control & EMAC_MACCONTROL_FULLDUPLEXEN) ? DUPLEX_FULL : DUPLEX_HALF; if (ndev->phydev) new_duplex = ndev->phydev->duplex; else new_duplex = DUPLEX_FULL; /* We get called only if link has changed (speed/duplex/status) */ if ((priv->link) && (new_duplex != cur_duplex)) { priv->duplex = new_duplex; if (DUPLEX_FULL == priv->duplex) mac_control |= (EMAC_MACCONTROL_FULLDUPLEXEN); else mac_control &= ~(EMAC_MACCONTROL_FULLDUPLEXEN); } if (priv->speed == SPEED_1000 && (priv->version == EMAC_VERSION_2)) { mac_control = emac_read(EMAC_MACCONTROL); mac_control |= (EMAC_DM646X_MACCONTORL_GIG | EMAC_DM646X_MACCONTORL_GIGFORCE); } else { /* Clear the GIG bit and GIGFORCE bit */ mac_control &= ~(EMAC_DM646X_MACCONTORL_GIGFORCE | EMAC_DM646X_MACCONTORL_GIG); if (priv->rmii_en && (priv->speed == SPEED_100)) mac_control |= EMAC_MACCONTROL_RMIISPEED_MASK; else mac_control &= ~EMAC_MACCONTROL_RMIISPEED_MASK; } /* Update mac_control if changed */ emac_write(EMAC_MACCONTROL, mac_control); if (priv->link) { /* link ON */ if (!netif_carrier_ok(ndev)) netif_carrier_on(ndev); /* reactivate the transmit queue if it is stopped */ if (netif_running(ndev) && netif_queue_stopped(ndev)) netif_wake_queue(ndev); } else { /* link OFF */ if (netif_carrier_ok(ndev)) netif_carrier_off(ndev); if (!netif_queue_stopped(ndev)) netif_stop_queue(ndev); } } /** * hash_get - Calculate hash value from mac address * @addr: mac address to delete from hash table * * Calculates hash value from mac address * */ static u32 hash_get(u8 *addr) { u32 hash; u8 tmpval; int cnt; hash = 0; for (cnt = 0; cnt < 2; cnt++) { tmpval = *addr++; hash ^= (tmpval >> 2) ^ (tmpval << 4); tmpval = *addr++; hash ^= (tmpval >> 4) ^ (tmpval << 2); tmpval = *addr++; hash ^= (tmpval >> 6) ^ (tmpval); } return hash & 0x3F; } /** * emac_hash_add - Hash function to add mac addr from hash table * @priv: The DaVinci EMAC private adapter structure * @mac_addr: mac address to delete from hash table * * Adds mac address to the internal hash table * */ static int emac_hash_add(struct emac_priv *priv, u8 *mac_addr) { struct device *emac_dev = &priv->ndev->dev; u32 rc = 0; u32 hash_bit; u32 hash_value = hash_get(mac_addr); if (hash_value >= EMAC_NUM_MULTICAST_BITS) { if (netif_msg_drv(priv)) { dev_err(emac_dev, "DaVinci EMAC: emac_hash_add(): Invalid "\ "Hash %08x, should not be greater than %08x", hash_value, (EMAC_NUM_MULTICAST_BITS - 1)); } return -1; } /* set the hash bit only if not previously set */ if (priv->multicast_hash_cnt[hash_value] == 0) { rc = 1; /* hash value changed */ if (hash_value < 32) { hash_bit = BIT(hash_value); priv->mac_hash1 |= hash_bit; } else { hash_bit = BIT((hash_value - 32)); priv->mac_hash2 |= hash_bit; } } /* incr counter for num of mcast addr's mapped to "this" hash bit */ ++priv->multicast_hash_cnt[hash_value]; return rc; } /** * emac_hash_del - Hash function to delete mac addr from hash table * @priv: The DaVinci EMAC private adapter structure * @mac_addr: mac address to delete from hash table * * Removes mac address from the internal hash table * */ static int emac_hash_del(struct emac_priv *priv, u8 *mac_addr) { u32 hash_value; u32 hash_bit; hash_value = hash_get(mac_addr); if (priv->multicast_hash_cnt[hash_value] > 0) { /* dec cntr for num of mcast addr's mapped to this hash bit */ --priv->multicast_hash_cnt[hash_value]; } /* if counter still > 0, at least one multicast address refers * to this hash bit. so return 0 */ if (priv->multicast_hash_cnt[hash_value] > 0) return 0; if (hash_value < 32) { hash_bit = BIT(hash_value); priv->mac_hash1 &= ~hash_bit; } else { hash_bit = BIT((hash_value - 32)); priv->mac_hash2 &= ~hash_bit; } /* return 1 to indicate change in mac_hash registers reqd */ return 1; } /* EMAC multicast operation */ #define EMAC_MULTICAST_ADD 0 #define EMAC_MULTICAST_DEL 1 #define EMAC_ALL_MULTI_SET 2 #define EMAC_ALL_MULTI_CLR 3 /** * emac_add_mcast - Set multicast address in the EMAC adapter (Internal) * @priv: The DaVinci EMAC private adapter structure * @action: multicast operation to perform * @mac_addr: mac address to set * * Set multicast addresses in EMAC adapter - internal function * */ static void emac_add_mcast(struct emac_priv *priv, u32 action, u8 *mac_addr) { struct device *emac_dev = &priv->ndev->dev; int update = -1; switch (action) { case EMAC_MULTICAST_ADD: update = emac_hash_add(priv, mac_addr); break; case EMAC_MULTICAST_DEL: update = emac_hash_del(priv, mac_addr); break; case EMAC_ALL_MULTI_SET: update = 1; priv->mac_hash1 = EMAC_ALL_MULTI_REG_VALUE; priv->mac_hash2 = EMAC_ALL_MULTI_REG_VALUE; break; case EMAC_ALL_MULTI_CLR: update = 1; priv->mac_hash1 = 0; priv->mac_hash2 = 0; memset(&(priv->multicast_hash_cnt[0]), 0, sizeof(priv->multicast_hash_cnt[0]) * EMAC_NUM_MULTICAST_BITS); break; default: if (netif_msg_drv(priv)) dev_err(emac_dev, "DaVinci EMAC: add_mcast"\ ": bad operation %d", action); break; } /* write to the hardware only if the register status chances */ if (update > 0) { emac_write(EMAC_MACHASH1, priv->mac_hash1); emac_write(EMAC_MACHASH2, priv->mac_hash2); } } /** * emac_dev_mcast_set - Set multicast address in the EMAC adapter * @ndev: The DaVinci EMAC network adapter * * Set multicast addresses in EMAC adapter * */ static void emac_dev_mcast_set(struct net_device *ndev) { u32 mbp_enable; struct emac_priv *priv = netdev_priv(ndev); mbp_enable = emac_read(EMAC_RXMBPENABLE); if (ndev->flags & IFF_PROMISC) { mbp_enable &= (~EMAC_MBP_PROMISCCH(EMAC_DEF_PROM_CH)); mbp_enable |= (EMAC_MBP_RXPROMISC); } else { mbp_enable = (mbp_enable & ~EMAC_MBP_RXPROMISC); if ((ndev->flags & IFF_ALLMULTI) || netdev_mc_count(ndev) > EMAC_DEF_MAX_MULTICAST_ADDRESSES) { mbp_enable = (mbp_enable | EMAC_MBP_RXMCAST); emac_add_mcast(priv, EMAC_ALL_MULTI_SET, NULL); } else if (!netdev_mc_empty(ndev)) { struct netdev_hw_addr *ha; mbp_enable = (mbp_enable | EMAC_MBP_RXMCAST); emac_add_mcast(priv, EMAC_ALL_MULTI_CLR, NULL); /* program multicast address list into EMAC hardware */ netdev_for_each_mc_addr(ha, ndev) { emac_add_mcast(priv, EMAC_MULTICAST_ADD, (u8 *) ha->addr); } } else { mbp_enable = (mbp_enable & ~EMAC_MBP_RXMCAST); emac_add_mcast(priv, EMAC_ALL_MULTI_CLR, NULL); } } /* Set mbp config register */ emac_write(EMAC_RXMBPENABLE, mbp_enable); } /************************************************************************* * EMAC Hardware manipulation *************************************************************************/ /** * emac_int_disable - Disable EMAC module interrupt (from adapter) * @priv: The DaVinci EMAC private adapter structure * * Disable EMAC interrupt on the adapter * */ static void emac_int_disable(struct emac_priv *priv) { if (priv->version == EMAC_VERSION_2) { unsigned long flags; local_irq_save(flags); /* Program C0_Int_En to zero to turn off * interrupts to the CPU */ emac_ctrl_write(EMAC_DM646X_CMRXINTEN, 0x0); emac_ctrl_write(EMAC_DM646X_CMTXINTEN, 0x0); /* NOTE: Rx Threshold and Misc interrupts are not disabled */ if (priv->int_disable) priv->int_disable(); /* NOTE: Rx Threshold and Misc interrupts are not enabled */ /* ack rxen only then a new pulse will be generated */ emac_write(EMAC_DM646X_MACEOIVECTOR, EMAC_DM646X_MAC_EOI_C0_RXEN); /* ack txen- only then a new pulse will be generated */ emac_write(EMAC_DM646X_MACEOIVECTOR, EMAC_DM646X_MAC_EOI_C0_TXEN); local_irq_restore(flags); } else { /* Set DM644x control registers for interrupt control */ emac_ctrl_write(EMAC_CTRL_EWCTL, 0x0); } } /** * emac_int_enable - Enable EMAC module interrupt (from adapter) * @priv: The DaVinci EMAC private adapter structure * * Enable EMAC interrupt on the adapter * */ static void emac_int_enable(struct emac_priv *priv) { if (priv->version == EMAC_VERSION_2) { if (priv->int_enable) priv->int_enable(); emac_ctrl_write(EMAC_DM646X_CMRXINTEN, 0xff); emac_ctrl_write(EMAC_DM646X_CMTXINTEN, 0xff); /* In addition to turning on interrupt Enable, we need * ack by writing appropriate values to the EOI * register */ /* NOTE: Rx Threshold and Misc interrupts are not enabled */ } else { /* Set DM644x control registers for interrupt control */ emac_ctrl_write(EMAC_CTRL_EWCTL, 0x1); } } /** * emac_irq - EMAC interrupt handler * @irq: interrupt number * @dev_id: EMAC network adapter data structure ptr * * EMAC Interrupt handler - we only schedule NAPI and not process any packets * here. EVen the interrupt status is checked (TX/RX/Err) in NAPI poll function * * Returns interrupt handled condition */ static irqreturn_t emac_irq(int irq, void *dev_id) { struct net_device *ndev = (struct net_device *)dev_id; struct emac_priv *priv = netdev_priv(ndev); ++priv->isr_count; if (likely(netif_running(priv->ndev))) { emac_int_disable(priv); napi_schedule(&priv->napi); } else { /* we are closing down, so dont process anything */ } return IRQ_HANDLED; } static struct sk_buff *emac_rx_alloc(struct emac_priv *priv) { struct sk_buff *skb = netdev_alloc_skb(priv->ndev, priv->rx_buf_size); if (WARN_ON(!skb)) return NULL; skb_reserve(skb, NET_IP_ALIGN); return skb; } static void emac_rx_handler(void *token, int len, int status) { struct sk_buff *skb = token; struct net_device *ndev = skb->dev; struct emac_priv *priv = netdev_priv(ndev); struct device *emac_dev = &ndev->dev; int ret; /* free and bail if we are shutting down */ if (unlikely(!netif_running(ndev))) { dev_kfree_skb_any(skb); return; } /* recycle on receive error */ if (status < 0) { ndev->stats.rx_errors++; goto recycle; } /* feed received packet up the stack */ skb_put(skb, len); skb->protocol = eth_type_trans(skb, ndev); netif_receive_skb(skb); ndev->stats.rx_bytes += len; ndev->stats.rx_packets++; /* alloc a new packet for receive */ skb = emac_rx_alloc(priv); if (!skb) { if (netif_msg_rx_err(priv) && net_ratelimit()) dev_err(emac_dev, "failed rx buffer alloc\n"); return; } recycle: ret = cpdma_chan_submit(priv->rxchan, skb, skb->data, skb_tailroom(skb), 0); WARN_ON(ret == -ENOMEM); if (unlikely(ret < 0)) dev_kfree_skb_any(skb); } static void emac_tx_handler(void *token, int len, int status) { struct sk_buff *skb = token; struct net_device *ndev = skb->dev; /* Check whether the queue is stopped due to stalled tx dma, if the * queue is stopped then start the queue as we have free desc for tx */ if (unlikely(netif_queue_stopped(ndev))) netif_wake_queue(ndev); ndev->stats.tx_packets++; ndev->stats.tx_bytes += len; dev_kfree_skb_any(skb); } /** * emac_dev_xmit - EMAC Transmit function * @skb: SKB pointer * @ndev: The DaVinci EMAC network adapter * * Called by the system to transmit a packet - we queue the packet in * EMAC hardware transmit queue * * Returns success(NETDEV_TX_OK) or error code (typically out of desc's) */ static netdev_tx_t emac_dev_xmit(struct sk_buff *skb, struct net_device *ndev) { struct device *emac_dev = &ndev->dev; int ret_code; struct emac_priv *priv = netdev_priv(ndev); /* If no link, return */ if (unlikely(!priv->link)) { if (netif_msg_tx_err(priv) && net_ratelimit()) dev_err(emac_dev, "DaVinci EMAC: No link to transmit"); goto fail_tx; } ret_code = skb_put_padto(skb, EMAC_DEF_MIN_ETHPKTSIZE); if (unlikely(ret_code < 0)) { if (netif_msg_tx_err(priv) && net_ratelimit()) dev_err(emac_dev, "DaVinci EMAC: packet pad failed"); goto fail_tx; } skb_tx_timestamp(skb); ret_code = cpdma_chan_submit(priv->txchan, skb, skb->data, skb->len, 0); if (unlikely(ret_code != 0)) { if (netif_msg_tx_err(priv) && net_ratelimit()) dev_err(emac_dev, "DaVinci EMAC: desc submit failed"); goto fail_tx; } /* If there is no more tx desc left free then we need to * tell the kernel to stop sending us tx frames. */ if (unlikely(!cpdma_check_free_tx_desc(priv->txchan))) netif_stop_queue(ndev); return NETDEV_TX_OK; fail_tx: ndev->stats.tx_dropped++; netif_stop_queue(ndev); return NETDEV_TX_BUSY; } /** * emac_dev_tx_timeout - EMAC Transmit timeout function * @ndev: The DaVinci EMAC network adapter * @txqueue: the index of the hung transmit queue * * Called when system detects that a skb timeout period has expired * potentially due to a fault in the adapter in not being able to send * it out on the wire. We teardown the TX channel assuming a hardware * error and re-initialize the TX channel for hardware operation * */ static void emac_dev_tx_timeout(struct net_device *ndev, unsigned int txqueue) { struct emac_priv *priv = netdev_priv(ndev); struct device *emac_dev = &ndev->dev; if (netif_msg_tx_err(priv)) dev_err(emac_dev, "DaVinci EMAC: xmit timeout, restarting TX"); ndev->stats.tx_errors++; emac_int_disable(priv); cpdma_chan_stop(priv->txchan); cpdma_chan_start(priv->txchan); emac_int_enable(priv); } /** * emac_set_type0addr - Set EMAC Type0 mac address * @priv: The DaVinci EMAC private adapter structure * @ch: RX channel number * @mac_addr: MAC address to set in device * * Called internally to set Type0 mac address of the adapter (Device) * * Returns success (0) or appropriate error code (none as of now) */ static void emac_set_type0addr(struct emac_priv *priv, u32 ch, char *mac_addr) { u32 val; val = ((mac_addr[5] << 8) | (mac_addr[4])); emac_write(EMAC_MACSRCADDRLO, val); val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \ (mac_addr[1] << 8) | (mac_addr[0])); emac_write(EMAC_MACSRCADDRHI, val); val = emac_read(EMAC_RXUNICASTSET); val |= BIT(ch); emac_write(EMAC_RXUNICASTSET, val); val = emac_read(EMAC_RXUNICASTCLEAR); val &= ~BIT(ch); emac_write(EMAC_RXUNICASTCLEAR, val); } /** * emac_set_type1addr - Set EMAC Type1 mac address * @priv: The DaVinci EMAC private adapter structure * @ch: RX channel number * @mac_addr: MAC address to set in device * * Called internally to set Type1 mac address of the adapter (Device) * * Returns success (0) or appropriate error code (none as of now) */ static void emac_set_type1addr(struct emac_priv *priv, u32 ch, char *mac_addr) { u32 val; emac_write(EMAC_MACINDEX, ch); val = ((mac_addr[5] << 8) | mac_addr[4]); emac_write(EMAC_MACADDRLO, val); val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \ (mac_addr[1] << 8) | (mac_addr[0])); emac_write(EMAC_MACADDRHI, val); emac_set_type0addr(priv, ch, mac_addr); } /** * emac_set_type2addr - Set EMAC Type2 mac address * @priv: The DaVinci EMAC private adapter structure * @ch: RX channel number * @mac_addr: MAC address to set in device * @index: index into RX address entries * @match: match parameter for RX address matching logic * * Called internally to set Type2 mac address of the adapter (Device) * * Returns success (0) or appropriate error code (none as of now) */ static void emac_set_type2addr(struct emac_priv *priv, u32 ch, char *mac_addr, int index, int match) { u32 val; emac_write(EMAC_MACINDEX, index); val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \ (mac_addr[1] << 8) | (mac_addr[0])); emac_write(EMAC_MACADDRHI, val); val = ((mac_addr[5] << 8) | mac_addr[4] | ((ch & 0x7) << 16) | \ (match << 19) | BIT(20)); emac_write(EMAC_MACADDRLO, val); emac_set_type0addr(priv, ch, mac_addr); } /** * emac_setmac - Set mac address in the adapter (internal function) * @priv: The DaVinci EMAC private adapter structure * @ch: RX channel number * @mac_addr: MAC address to set in device * * Called internally to set the mac address of the adapter (Device) * * Returns success (0) or appropriate error code (none as of now) */ static void emac_setmac(struct emac_priv *priv, u32 ch, char *mac_addr) { struct device *emac_dev = &priv->ndev->dev; if (priv->rx_addr_type == 0) { emac_set_type0addr(priv, ch, mac_addr); } else if (priv->rx_addr_type == 1) { u32 cnt; for (cnt = 0; cnt < EMAC_MAX_TXRX_CHANNELS; cnt++) emac_set_type1addr(priv, ch, mac_addr); } else if (priv->rx_addr_type == 2) { emac_set_type2addr(priv, ch, mac_addr, ch, 1); emac_set_type0addr(priv, ch, mac_addr); } else { if (netif_msg_drv(priv)) dev_err(emac_dev, "DaVinci EMAC: Wrong addressing\n"); } } /** * emac_dev_setmac_addr - Set mac address in the adapter * @ndev: The DaVinci EMAC network adapter * @addr: MAC address to set in device * * Called by the system to set the mac address of the adapter (Device) * * Returns success (0) or appropriate error code (none as of now) */ static int emac_dev_setmac_addr(struct net_device *ndev, void *addr) { struct emac_priv *priv = netdev_priv(ndev); struct device *emac_dev = &priv->ndev->dev; struct sockaddr *sa = addr; if (!is_valid_ether_addr(sa->sa_data)) return -EADDRNOTAVAIL; /* Store mac addr in priv and rx channel and set it in EMAC hw */ memcpy(priv->mac_addr, sa->sa_data, ndev->addr_len); eth_hw_addr_set(ndev, sa->sa_data); /* MAC address is configured only after the interface is enabled. */ if (netif_running(ndev)) { emac_setmac(priv, EMAC_DEF_RX_CH, priv->mac_addr); } if (netif_msg_drv(priv)) dev_notice(emac_dev, "DaVinci EMAC: emac_dev_setmac_addr %pM\n", priv->mac_addr); return 0; } /** * emac_hw_enable - Enable EMAC hardware for packet transmission/reception * @priv: The DaVinci EMAC private adapter structure * * Enables EMAC hardware for packet processing - enables PHY, enables RX * for packet reception and enables device interrupts and then NAPI * * Returns success (0) or appropriate error code (none right now) */ static int emac_hw_enable(struct emac_priv *priv) { u32 val, mbp_enable, mac_control; /* Soft reset */ emac_write(EMAC_SOFTRESET, 1); while (emac_read(EMAC_SOFTRESET)) cpu_relax(); /* Disable interrupt & Set pacing for more interrupts initially */ emac_int_disable(priv); /* Full duplex enable bit set when auto negotiation happens */ mac_control = (((EMAC_DEF_TXPRIO_FIXED) ? (EMAC_MACCONTROL_TXPTYPE) : 0x0) | ((priv->speed == 1000) ? EMAC_MACCONTROL_GIGABITEN : 0x0) | ((EMAC_DEF_TXPACING_EN) ? (EMAC_MACCONTROL_TXPACEEN) : 0x0) | ((priv->duplex == DUPLEX_FULL) ? 0x1 : 0)); emac_write(EMAC_MACCONTROL, mac_control); mbp_enable = (((EMAC_DEF_PASS_CRC) ? (EMAC_RXMBP_PASSCRC_MASK) : 0x0) | ((EMAC_DEF_QOS_EN) ? (EMAC_RXMBP_QOSEN_MASK) : 0x0) | ((EMAC_DEF_NO_BUFF_CHAIN) ? (EMAC_RXMBP_NOCHAIN_MASK) : 0x0) | ((EMAC_DEF_MACCTRL_FRAME_EN) ? (EMAC_RXMBP_CMFEN_MASK) : 0x0) | ((EMAC_DEF_SHORT_FRAME_EN) ? (EMAC_RXMBP_CSFEN_MASK) : 0x0) | ((EMAC_DEF_ERROR_FRAME_EN) ? (EMAC_RXMBP_CEFEN_MASK) : 0x0) | ((EMAC_DEF_PROM_EN) ? (EMAC_RXMBP_CAFEN_MASK) : 0x0) | ((EMAC_DEF_PROM_CH & EMAC_RXMBP_CHMASK) << \ EMAC_RXMBP_PROMCH_SHIFT) | ((EMAC_DEF_BCAST_EN) ? (EMAC_RXMBP_BROADEN_MASK) : 0x0) | ((EMAC_DEF_BCAST_CH & EMAC_RXMBP_CHMASK) << \ EMAC_RXMBP_BROADCH_SHIFT) | ((EMAC_DEF_MCAST_EN) ? (EMAC_RXMBP_MULTIEN_MASK) : 0x0) | ((EMAC_DEF_MCAST_CH & EMAC_RXMBP_CHMASK) << \ EMAC_RXMBP_MULTICH_SHIFT)); emac_write(EMAC_RXMBPENABLE, mbp_enable); emac_write(EMAC_RXMAXLEN, (EMAC_DEF_MAX_FRAME_SIZE & EMAC_RX_MAX_LEN_MASK)); emac_write(EMAC_RXBUFFEROFFSET, (EMAC_DEF_BUFFER_OFFSET & EMAC_RX_BUFFER_OFFSET_MASK)); emac_write(EMAC_RXFILTERLOWTHRESH, 0); emac_write(EMAC_RXUNICASTCLEAR, EMAC_RX_UNICAST_CLEAR_ALL); priv->rx_addr_type = (emac_read(EMAC_MACCONFIG) >> 8) & 0xFF; emac_write(EMAC_MACINTMASKSET, EMAC_MAC_HOST_ERR_INTMASK_VAL); emac_setmac(priv, EMAC_DEF_RX_CH, priv->mac_addr); /* Enable MII */ val = emac_read(EMAC_MACCONTROL); val |= (EMAC_MACCONTROL_GMIIEN); emac_write(EMAC_MACCONTROL, val); /* Enable NAPI and interrupts */ napi_enable(&priv->napi); emac_int_enable(priv); return 0; } /** * emac_poll - EMAC NAPI Poll function * @napi: pointer to the napi_struct containing The DaVinci EMAC network adapter * @budget: Number of receive packets to process (as told by NAPI layer) * * NAPI Poll function implemented to process packets as per budget. We check * the type of interrupt on the device and accordingly call the TX or RX * packet processing functions. We follow the budget for RX processing and * also put a cap on number of TX pkts processed through config param. The * NAPI schedule function is called if more packets pending. * * Returns number of packets received (in most cases; else TX pkts - rarely) */ static int emac_poll(struct napi_struct *napi, int budget) { unsigned int mask; struct emac_priv *priv = container_of(napi, struct emac_priv, napi); struct net_device *ndev = priv->ndev; struct device *emac_dev = &ndev->dev; u32 status = 0; u32 num_rx_pkts = 0; /* Check interrupt vectors and call packet processing */ status = emac_read(EMAC_MACINVECTOR); mask = EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC; if (priv->version == EMAC_VERSION_2) mask = EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC; if (status & mask) { cpdma_chan_process(priv->txchan, EMAC_DEF_TX_MAX_SERVICE); } /* TX processing */ mask = EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC; if (priv->version == EMAC_VERSION_2) mask = EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC; if (status & mask) { num_rx_pkts = cpdma_chan_process(priv->rxchan, budget); } /* RX processing */ mask = EMAC_DM644X_MAC_IN_VECTOR_HOST_INT; if (priv->version == EMAC_VERSION_2) mask = EMAC_DM646X_MAC_IN_VECTOR_HOST_INT; if (unlikely(status & mask)) { u32 ch, cause; dev_err(emac_dev, "DaVinci EMAC: Fatal Hardware Error\n"); netif_stop_queue(ndev); napi_disable(&priv->napi); status = emac_read(EMAC_MACSTATUS); cause = ((status & EMAC_MACSTATUS_TXERRCODE_MASK) >> EMAC_MACSTATUS_TXERRCODE_SHIFT); if (cause) { ch = ((status & EMAC_MACSTATUS_TXERRCH_MASK) >> EMAC_MACSTATUS_TXERRCH_SHIFT); if (net_ratelimit()) { dev_err(emac_dev, "TX Host error %s on ch=%d\n", &emac_txhost_errcodes[cause][0], ch); } } cause = ((status & EMAC_MACSTATUS_RXERRCODE_MASK) >> EMAC_MACSTATUS_RXERRCODE_SHIFT); if (cause) { ch = ((status & EMAC_MACSTATUS_RXERRCH_MASK) >> EMAC_MACSTATUS_RXERRCH_SHIFT); if (netif_msg_hw(priv) && net_ratelimit()) dev_err(emac_dev, "RX Host error %s on ch=%d\n", &emac_rxhost_errcodes[cause][0], ch); } } else if (num_rx_pkts < budget) { napi_complete_done(napi, num_rx_pkts); emac_int_enable(priv); } return num_rx_pkts; } #ifdef CONFIG_NET_POLL_CONTROLLER /** * emac_poll_controller - EMAC Poll controller function * @ndev: The DaVinci EMAC network adapter * * Polled functionality used by netconsole and others in non interrupt mode * */ static void emac_poll_controller(struct net_device *ndev) { struct emac_priv *priv = netdev_priv(ndev); emac_int_disable(priv); emac_irq(ndev->irq, ndev); emac_int_enable(priv); } #endif static void emac_adjust_link(struct net_device *ndev) { struct emac_priv *priv = netdev_priv(ndev); struct phy_device *phydev = ndev->phydev; unsigned long flags; int new_state = 0; spin_lock_irqsave(&priv->lock, flags); if (phydev->link) { /* check the mode of operation - full/half duplex */ if (phydev->duplex != priv->duplex) { new_state = 1; priv->duplex = phydev->duplex; } if (phydev->speed != priv->speed) { new_state = 1; priv->speed = phydev->speed; } if (!priv->link) { new_state = 1; priv->link = 1; } } else if (priv->link) { new_state = 1; priv->link = 0; priv->speed = 0; priv->duplex = ~0; } if (new_state) { emac_update_phystatus(priv); phy_print_status(ndev->phydev); } spin_unlock_irqrestore(&priv->lock, flags); } /************************************************************************* * Linux Driver Model *************************************************************************/ /** * emac_devioctl - EMAC adapter ioctl * @ndev: The DaVinci EMAC network adapter * @ifrq: request parameter * @cmd: command parameter * * EMAC driver ioctl function * * Returns success(0) or appropriate error code */ static int emac_devioctl(struct net_device *ndev, struct ifreq *ifrq, int cmd) { if (!(netif_running(ndev))) return -EINVAL; /* TODO: Add phy read and write and private statistics get feature */ if (ndev->phydev) return phy_mii_ioctl(ndev->phydev, ifrq, cmd); else return -EOPNOTSUPP; } static int match_first_device(struct device *dev, const void *data) { if (dev->parent && dev->parent->of_node) return of_device_is_compatible(dev->parent->of_node, "ti,davinci_mdio"); return !strncmp(dev_name(dev), "davinci_mdio", 12); } /** * emac_dev_open - EMAC device open * @ndev: The DaVinci EMAC network adapter * * Called when system wants to start the interface. We init TX/RX channels * and enable the hardware for packet reception/transmission and start the * network queue. * * Returns 0 for a successful open, or appropriate error code */ static int emac_dev_open(struct net_device *ndev) { struct device *emac_dev = &ndev->dev; struct resource *res; int q, m, ret; int res_num = 0, irq_num = 0; int i = 0; struct emac_priv *priv = netdev_priv(ndev); struct phy_device *phydev = NULL; struct device *phy = NULL; ret = pm_runtime_resume_and_get(&priv->pdev->dev); if (ret < 0) { dev_err(&priv->pdev->dev, "%s: failed to get_sync(%d)\n", __func__, ret); return ret; } netif_carrier_off(ndev); eth_hw_addr_set(ndev, priv->mac_addr); /* Configuration items */ priv->rx_buf_size = EMAC_DEF_MAX_FRAME_SIZE + NET_IP_ALIGN; priv->mac_hash1 = 0; priv->mac_hash2 = 0; emac_write(EMAC_MACHASH1, 0); emac_write(EMAC_MACHASH2, 0); for (i = 0; i < EMAC_DEF_RX_NUM_DESC; i++) { struct sk_buff *skb = emac_rx_alloc(priv); if (!skb) break; ret = cpdma_chan_idle_submit(priv->rxchan, skb, skb->data, skb_tailroom(skb), 0); if (WARN_ON(ret < 0)) break; } /* Request IRQ */ if (dev_of_node(&priv->pdev->dev)) { while ((ret = platform_get_irq_optional(priv->pdev, res_num)) != -ENXIO) { if (ret < 0) goto rollback; ret = request_irq(ret, emac_irq, 0, ndev->name, ndev); if (ret) { dev_err(emac_dev, "DaVinci EMAC: request_irq() failed\n"); goto rollback; } res_num++; } } else { while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, res_num))) { for (irq_num = res->start; irq_num <= res->end; irq_num++) { ret = request_irq(irq_num, emac_irq, 0, ndev->name, ndev); if (ret) { dev_err(emac_dev, "DaVinci EMAC: request_irq() failed\n"); goto rollback; } } res_num++; } /* prepare counters for rollback in case of an error */ res_num--; irq_num--; } /* Start/Enable EMAC hardware */ emac_hw_enable(priv); /* Enable Interrupt pacing if configured */ if (priv->coal_intvl != 0) { struct ethtool_coalesce coal; coal.rx_coalesce_usecs = (priv->coal_intvl << 4); emac_set_coalesce(ndev, &coal, NULL, NULL); } cpdma_ctlr_start(priv->dma); if (priv->phy_node) { phydev = of_phy_connect(ndev, priv->phy_node, &emac_adjust_link, 0, 0); if (!phydev) { dev_err(emac_dev, "could not connect to phy %pOF\n", priv->phy_node); ret = -ENODEV; goto err; } } /* use the first phy on the bus if pdata did not give us a phy id */ if (!phydev && !priv->phy_id) { /* NOTE: we can't use bus_find_device_by_name() here because * the device name is not guaranteed to be 'davinci_mdio'. On * some systems it can be 'davinci_mdio.0' so we need to use * strncmp() against the first part of the string to correctly * match it. */ phy = bus_find_device(&mdio_bus_type, NULL, NULL, match_first_device); if (phy) { priv->phy_id = dev_name(phy); if (!priv->phy_id || !*priv->phy_id) put_device(phy); } } if (!phydev && priv->phy_id && *priv->phy_id) { phydev = phy_connect(ndev, priv->phy_id, &emac_adjust_link, PHY_INTERFACE_MODE_MII); put_device(phy); /* reference taken by bus_find_device */ if (IS_ERR(phydev)) { dev_err(emac_dev, "could not connect to phy %s\n", priv->phy_id); ret = PTR_ERR(phydev); goto err; } priv->link = 0; priv->speed = 0; priv->duplex = ~0; phy_attached_info(phydev); } if (!phydev) { /* No PHY , fix the link, speed and duplex settings */ dev_notice(emac_dev, "no phy, defaulting to 100/full\n"); priv->link = 1; priv->speed = SPEED_100; priv->duplex = DUPLEX_FULL; emac_update_phystatus(priv); } if (netif_msg_drv(priv)) dev_notice(emac_dev, "DaVinci EMAC: Opened %s\n", ndev->name); if (phydev) phy_start(phydev); return 0; err: emac_int_disable(priv); napi_disable(&priv->napi); rollback: if (dev_of_node(&priv->pdev->dev)) { for (q = res_num - 1; q >= 0; q--) { irq_num = platform_get_irq(priv->pdev, q); if (irq_num > 0) free_irq(irq_num, ndev); } } else { for (q = res_num; q >= 0; q--) { res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, q); /* at the first iteration, irq_num is already set to the * right value */ if (q != res_num) irq_num = res->end; for (m = irq_num; m >= res->start; m--) free_irq(m, ndev); } } cpdma_ctlr_stop(priv->dma); pm_runtime_put(&priv->pdev->dev); return ret; } /** * emac_dev_stop - EMAC device stop * @ndev: The DaVinci EMAC network adapter * * Called when system wants to stop or down the interface. We stop the network * queue, disable interrupts and cleanup TX/RX channels. * * We return the statistics in net_device_stats structure pulled from emac */ static int emac_dev_stop(struct net_device *ndev) { struct resource *res; int i = 0; int irq_num; struct emac_priv *priv = netdev_priv(ndev); struct device *emac_dev = &ndev->dev; int ret = 0; /* inform the upper layers. */ netif_stop_queue(ndev); napi_disable(&priv->napi); netif_carrier_off(ndev); emac_int_disable(priv); cpdma_ctlr_stop(priv->dma); emac_write(EMAC_SOFTRESET, 1); if (ndev->phydev) phy_disconnect(ndev->phydev); /* Free IRQ */ if (dev_of_node(&priv->pdev->dev)) { do { ret = platform_get_irq_optional(priv->pdev, i); if (ret < 0 && ret != -ENXIO) break; if (ret > 0) { free_irq(ret, priv->ndev); } else { ret = 0; break; } } while (++i); } else { while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, i))) { for (irq_num = res->start; irq_num <= res->end; irq_num++) free_irq(irq_num, priv->ndev); i++; } } if (netif_msg_drv(priv)) dev_notice(emac_dev, "DaVinci EMAC: %s stopped\n", ndev->name); pm_runtime_put(&priv->pdev->dev); return ret; } /** * emac_dev_getnetstats - EMAC get statistics function * @ndev: The DaVinci EMAC network adapter * * Called when system wants to get statistics from the device. * * We return the statistics in net_device_stats structure pulled from emac */ static struct net_device_stats *emac_dev_getnetstats(struct net_device *ndev) { struct emac_priv *priv = netdev_priv(ndev); u32 mac_control; u32 stats_clear_mask; int err; err = pm_runtime_resume_and_get(&priv->pdev->dev); if (err < 0) { dev_err(&priv->pdev->dev, "%s: failed to get_sync(%d)\n", __func__, err); return &ndev->stats; } /* update emac hardware stats and reset the registers*/ mac_control = emac_read(EMAC_MACCONTROL); if (mac_control & EMAC_MACCONTROL_GMIIEN) stats_clear_mask = EMAC_STATS_CLR_MASK; else stats_clear_mask = 0; ndev->stats.multicast += emac_read(EMAC_RXMCASTFRAMES); emac_write(EMAC_RXMCASTFRAMES, stats_clear_mask); ndev->stats.collisions += (emac_read(EMAC_TXCOLLISION) + emac_read(EMAC_TXSINGLECOLL) + emac_read(EMAC_TXMULTICOLL)); emac_write(EMAC_TXCOLLISION, stats_clear_mask); emac_write(EMAC_TXSINGLECOLL, stats_clear_mask); emac_write(EMAC_TXMULTICOLL, stats_clear_mask); ndev->stats.rx_length_errors += (emac_read(EMAC_RXOVERSIZED) + emac_read(EMAC_RXJABBER) + emac_read(EMAC_RXUNDERSIZED)); emac_write(EMAC_RXOVERSIZED, stats_clear_mask); emac_write(EMAC_RXJABBER, stats_clear_mask); emac_write(EMAC_RXUNDERSIZED, stats_clear_mask); ndev->stats.rx_over_errors += (emac_read(EMAC_RXSOFOVERRUNS) + emac_read(EMAC_RXMOFOVERRUNS)); emac_write(EMAC_RXSOFOVERRUNS, stats_clear_mask); emac_write(EMAC_RXMOFOVERRUNS, stats_clear_mask); ndev->stats.rx_fifo_errors += emac_read(EMAC_RXDMAOVERRUNS); emac_write(EMAC_RXDMAOVERRUNS, stats_clear_mask); ndev->stats.tx_carrier_errors += emac_read(EMAC_TXCARRIERSENSE); emac_write(EMAC_TXCARRIERSENSE, stats_clear_mask); ndev->stats.tx_fifo_errors += emac_read(EMAC_TXUNDERRUN); emac_write(EMAC_TXUNDERRUN, stats_clear_mask); pm_runtime_put(&priv->pdev->dev); return &ndev->stats; } static const struct net_device_ops emac_netdev_ops = { .ndo_open = emac_dev_open, .ndo_stop = emac_dev_stop, .ndo_start_xmit = emac_dev_xmit, .ndo_set_rx_mode = emac_dev_mcast_set, .ndo_set_mac_address = emac_dev_setmac_addr, .ndo_eth_ioctl = emac_devioctl, .ndo_tx_timeout = emac_dev_tx_timeout, .ndo_get_stats = emac_dev_getnetstats, #ifdef CONFIG_NET_POLL_CONTROLLER .ndo_poll_controller = emac_poll_controller, #endif }; static const struct of_device_id davinci_emac_of_match[]; static struct emac_platform_data * davinci_emac_of_get_pdata(struct platform_device *pdev, struct emac_priv *priv) { struct device_node *np; const struct of_device_id *match; const struct emac_platform_data *auxdata; struct emac_platform_data *pdata = NULL; if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node) return dev_get_platdata(&pdev->dev); pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); if (!pdata) return NULL; np = pdev->dev.of_node; pdata->version = EMAC_VERSION_2; if (!is_valid_ether_addr(pdata->mac_addr)) of_get_mac_address(np, pdata->mac_addr); of_property_read_u32(np, "ti,davinci-ctrl-reg-offset", &pdata->ctrl_reg_offset); of_property_read_u32(np, "ti,davinci-ctrl-mod-reg-offset", &pdata->ctrl_mod_reg_offset); of_property_read_u32(np, "ti,davinci-ctrl-ram-offset", &pdata->ctrl_ram_offset); of_property_read_u32(np, "ti,davinci-ctrl-ram-size", &pdata->ctrl_ram_size); of_property_read_u8(np, "ti,davinci-rmii-en", &pdata->rmii_en); pdata->no_bd_ram = of_property_read_bool(np, "ti,davinci-no-bd-ram"); priv->phy_node = of_parse_phandle(np, "phy-handle", 0); if (!priv->phy_node) { if (!of_phy_is_fixed_link(np)) pdata->phy_id = NULL; else if (of_phy_register_fixed_link(np) >= 0) priv->phy_node = of_node_get(np); } auxdata = pdev->dev.platform_data; if (auxdata) { pdata->interrupt_enable = auxdata->interrupt_enable; pdata->interrupt_disable = auxdata->interrupt_disable; } match = of_match_device(davinci_emac_of_match, &pdev->dev); if (match && match->data) { auxdata = match->data; pdata->version = auxdata->version; pdata->hw_ram_addr = auxdata->hw_ram_addr; } return pdata; } static int davinci_emac_try_get_mac(struct platform_device *pdev, int instance, u8 *mac_addr) { if (!pdev->dev.of_node) return -EINVAL; return ti_cm_get_macid(&pdev->dev, instance, mac_addr); } /** * davinci_emac_probe - EMAC device probe * @pdev: The DaVinci EMAC device that we are removing * * Called when probing for emac devicesr. We get details of instances and * resource information from platform init and register a network device * and allocate resources necessary for driver to perform */ static int davinci_emac_probe(struct platform_device *pdev) { struct device_node *np = pdev->dev.of_node; int rc = 0; struct resource *res, *res_ctrl; struct net_device *ndev; struct emac_priv *priv; unsigned long hw_ram_addr; struct emac_platform_data *pdata; struct cpdma_params dma_params; struct clk *emac_clk; unsigned long emac_bus_frequency; /* obtain emac clock from kernel */ emac_clk = devm_clk_get(&pdev->dev, NULL); if (IS_ERR(emac_clk)) { dev_err(&pdev->dev, "failed to get EMAC clock\n"); return -EBUSY; } emac_bus_frequency = clk_get_rate(emac_clk); devm_clk_put(&pdev->dev, emac_clk); /* TODO: Probe PHY here if possible */ ndev = alloc_etherdev(sizeof(struct emac_priv)); if (!ndev) return -ENOMEM; platform_set_drvdata(pdev, ndev); priv = netdev_priv(ndev); priv->pdev = pdev; priv->ndev = ndev; priv->msg_enable = netif_msg_init(debug_level, DAVINCI_EMAC_DEBUG); spin_lock_init(&priv->lock); pdata = davinci_emac_of_get_pdata(pdev, priv); if (!pdata) { dev_err(&pdev->dev, "no platform data\n"); rc = -ENODEV; goto err_free_netdev; } /* MAC addr and PHY mask , RMII enable info from platform_data */ memcpy(priv->mac_addr, pdata->mac_addr, ETH_ALEN); priv->phy_id = pdata->phy_id; priv->rmii_en = pdata->rmii_en; priv->version = pdata->version; priv->int_enable = pdata->interrupt_enable; priv->int_disable = pdata->interrupt_disable; priv->coal_intvl = 0; priv->bus_freq_mhz = (u32)(emac_bus_frequency / 1000000); /* Get EMAC platform data */ priv->remap_addr = devm_platform_get_and_ioremap_resource(pdev, 0, &res); if (IS_ERR(priv->remap_addr)) { rc = PTR_ERR(priv->remap_addr); goto no_pdata; } priv->emac_base_phys = res->start + pdata->ctrl_reg_offset; res_ctrl = platform_get_resource(pdev, IORESOURCE_MEM, 1); if (res_ctrl) { priv->ctrl_base = devm_ioremap_resource(&pdev->dev, res_ctrl); if (IS_ERR(priv->ctrl_base)) { rc = PTR_ERR(priv->ctrl_base); goto no_pdata; } } else { priv->ctrl_base = priv->remap_addr + pdata->ctrl_mod_reg_offset; } priv->emac_base = priv->remap_addr + pdata->ctrl_reg_offset; ndev->base_addr = (unsigned long)priv->remap_addr; hw_ram_addr = pdata->hw_ram_addr; if (!hw_ram_addr) hw_ram_addr = (u32 __force)res->start + pdata->ctrl_ram_offset; memset(&dma_params, 0, sizeof(dma_params)); dma_params.dev = &pdev->dev; dma_params.dmaregs = priv->emac_base; dma_params.rxthresh = priv->emac_base + 0x120; dma_params.rxfree = priv->emac_base + 0x140; dma_params.txhdp = priv->emac_base + 0x600; dma_params.rxhdp = priv->emac_base + 0x620; dma_params.txcp = priv->emac_base + 0x640; dma_params.rxcp = priv->emac_base + 0x660; dma_params.num_chan = EMAC_MAX_TXRX_CHANNELS; dma_params.min_packet_size = EMAC_DEF_MIN_ETHPKTSIZE; dma_params.desc_hw_addr = hw_ram_addr; dma_params.desc_mem_size = pdata->ctrl_ram_size; dma_params.desc_align = 16; dma_params.desc_mem_phys = pdata->no_bd_ram ? 0 : (u32 __force)res->start + pdata->ctrl_ram_offset; priv->dma = cpdma_ctlr_create(&dma_params); if (!priv->dma) { dev_err(&pdev->dev, "error initializing DMA\n"); rc = -ENOMEM; goto no_pdata; } priv->txchan = cpdma_chan_create(priv->dma, EMAC_DEF_TX_CH, emac_tx_handler, 0); if (IS_ERR(priv->txchan)) { dev_err(&pdev->dev, "error initializing tx dma channel\n"); rc = PTR_ERR(priv->txchan); goto err_free_dma; } priv->rxchan = cpdma_chan_create(priv->dma, EMAC_DEF_RX_CH, emac_rx_handler, 1); if (IS_ERR(priv->rxchan)) { dev_err(&pdev->dev, "error initializing rx dma channel\n"); rc = PTR_ERR(priv->rxchan); goto err_free_txchan; } rc = platform_get_irq(pdev, 0); if (rc < 0) goto err_free_rxchan; ndev->irq = rc; rc = davinci_emac_try_get_mac(pdev, res_ctrl ? 0 : 1, priv->mac_addr); if (!rc) eth_hw_addr_set(ndev, priv->mac_addr); if (!is_valid_ether_addr(priv->mac_addr)) { /* Use random MAC if still none obtained. */ eth_hw_addr_random(ndev); memcpy(priv->mac_addr, ndev->dev_addr, ndev->addr_len); dev_warn(&pdev->dev, "using random MAC addr: %pM\n", priv->mac_addr); } ndev->netdev_ops = &emac_netdev_ops; ndev->ethtool_ops = ðtool_ops; netif_napi_add(ndev, &priv->napi, emac_poll); pm_runtime_enable(&pdev->dev); rc = pm_runtime_resume_and_get(&pdev->dev); if (rc < 0) { dev_err(&pdev->dev, "%s: failed to get_sync(%d)\n", __func__, rc); goto err_napi_del; } /* register the network device */ SET_NETDEV_DEV(ndev, &pdev->dev); rc = register_netdev(ndev); if (rc) { dev_err(&pdev->dev, "error in register_netdev\n"); rc = -ENODEV; pm_runtime_put(&pdev->dev); goto err_napi_del; } if (netif_msg_probe(priv)) { dev_notice(&pdev->dev, "DaVinci EMAC Probe found device " "(regs: %pa, irq: %d)\n", &priv->emac_base_phys, ndev->irq); } pm_runtime_put(&pdev->dev); return 0; err_napi_del: netif_napi_del(&priv->napi); err_free_rxchan: cpdma_chan_destroy(priv->rxchan); err_free_txchan: cpdma_chan_destroy(priv->txchan); err_free_dma: cpdma_ctlr_destroy(priv->dma); no_pdata: if (of_phy_is_fixed_link(np)) of_phy_deregister_fixed_link(np); of_node_put(priv->phy_node); err_free_netdev: free_netdev(ndev); return rc; } /** * davinci_emac_remove - EMAC device remove * @pdev: The DaVinci EMAC device that we are removing * * Called when removing the device driver. We disable clock usage and release * the resources taken up by the driver and unregister network device */ static int davinci_emac_remove(struct platform_device *pdev) { struct net_device *ndev = platform_get_drvdata(pdev); struct emac_priv *priv = netdev_priv(ndev); struct device_node *np = pdev->dev.of_node; dev_notice(&ndev->dev, "DaVinci EMAC: davinci_emac_remove()\n"); if (priv->txchan) cpdma_chan_destroy(priv->txchan); if (priv->rxchan) cpdma_chan_destroy(priv->rxchan); cpdma_ctlr_destroy(priv->dma); unregister_netdev(ndev); of_node_put(priv->phy_node); pm_runtime_disable(&pdev->dev); if (of_phy_is_fixed_link(np)) of_phy_deregister_fixed_link(np); free_netdev(ndev); return 0; } static int davinci_emac_suspend(struct device *dev) { struct net_device *ndev = dev_get_drvdata(dev); if (netif_running(ndev)) emac_dev_stop(ndev); return 0; } static int davinci_emac_resume(struct device *dev) { struct net_device *ndev = dev_get_drvdata(dev); if (netif_running(ndev)) emac_dev_open(ndev); return 0; } static const struct dev_pm_ops davinci_emac_pm_ops = { .suspend = davinci_emac_suspend, .resume = davinci_emac_resume, }; static const struct emac_platform_data am3517_emac_data = { .version = EMAC_VERSION_2, .hw_ram_addr = 0x01e20000, }; static const struct emac_platform_data dm816_emac_data = { .version = EMAC_VERSION_2, }; static const struct of_device_id davinci_emac_of_match[] = { {.compatible = "ti,davinci-dm6467-emac", }, {.compatible = "ti,am3517-emac", .data = &am3517_emac_data, }, {.compatible = "ti,dm816-emac", .data = &dm816_emac_data, }, {}, }; MODULE_DEVICE_TABLE(of, davinci_emac_of_match); /* davinci_emac_driver: EMAC platform driver structure */ static struct platform_driver davinci_emac_driver = { .driver = { .name = "davinci_emac", .pm = &davinci_emac_pm_ops, .of_match_table = davinci_emac_of_match, }, .probe = davinci_emac_probe, .remove = davinci_emac_remove, }; /** * davinci_emac_init - EMAC driver module init * * Called when initializing the driver. We register the driver with * the platform. */ static int __init davinci_emac_init(void) { return platform_driver_register(&davinci_emac_driver); } late_initcall(davinci_emac_init); /** * davinci_emac_exit - EMAC driver module exit * * Called when exiting the driver completely. We unregister the driver with * the platform and exit */ static void __exit davinci_emac_exit(void) { platform_driver_unregister(&davinci_emac_driver); } module_exit(davinci_emac_exit); MODULE_LICENSE("GPL"); MODULE_AUTHOR("DaVinci EMAC Maintainer: Anant Gole <anantgole@ti.com>"); MODULE_AUTHOR("DaVinci EMAC Maintainer: Chaithrika U S <chaithrika@ti.com>"); MODULE_DESCRIPTION("DaVinci EMAC Ethernet driver"); |