Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 | // SPDX-License-Identifier: GPL-2.0 /* * Copyright (C) 2014 Marvell Technology Group Ltd. * * Antoine Ténart <antoine.tenart@free-electrons.com> */ #include <linux/io.h> #include <linux/delay.h> #include <linux/of.h> #include <linux/of_address.h> #include <asm/cacheflush.h> #include <asm/cp15.h> #include <asm/memory.h> #include <asm/smp_plat.h> #include <asm/smp_scu.h> /* * There are two reset registers, one with self-clearing (SC) * reset and one with non-self-clearing reset (NON_SC). */ #define CPU_RESET_SC 0x00 #define CPU_RESET_NON_SC 0x20 #define RESET_VECT 0x00 #define SW_RESET_ADDR 0x94 extern u32 boot_inst; static void __iomem *cpu_ctrl; static inline void berlin_perform_reset_cpu(unsigned int cpu) { u32 val; val = readl(cpu_ctrl + CPU_RESET_NON_SC); val &= ~BIT(cpu_logical_map(cpu)); writel(val, cpu_ctrl + CPU_RESET_NON_SC); val |= BIT(cpu_logical_map(cpu)); writel(val, cpu_ctrl + CPU_RESET_NON_SC); } static int berlin_boot_secondary(unsigned int cpu, struct task_struct *idle) { if (!cpu_ctrl) return -EFAULT; /* * Reset the CPU, making it to execute the instruction in the reset * exception vector. */ berlin_perform_reset_cpu(cpu); return 0; } static void __init berlin_smp_prepare_cpus(unsigned int max_cpus) { struct device_node *np; void __iomem *scu_base; void __iomem *vectors_base; np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-scu"); scu_base = of_iomap(np, 0); of_node_put(np); if (!scu_base) return; np = of_find_compatible_node(NULL, NULL, "marvell,berlin-cpu-ctrl"); cpu_ctrl = of_iomap(np, 0); of_node_put(np); if (!cpu_ctrl) goto unmap_scu; vectors_base = ioremap(VECTORS_BASE, SZ_32K); if (!vectors_base) goto unmap_scu; scu_enable(scu_base); /* * Write the first instruction the CPU will execute after being reset * in the reset exception vector. */ writel(boot_inst, vectors_base + RESET_VECT); /* * Write the secondary startup address into the SW reset address * vector. This is used by boot_inst. */ writel(__pa_symbol(secondary_startup), vectors_base + SW_RESET_ADDR); iounmap(vectors_base); unmap_scu: iounmap(scu_base); } #ifdef CONFIG_HOTPLUG_CPU static void berlin_cpu_die(unsigned int cpu) { v7_exit_coherency_flush(louis); while (1) cpu_do_idle(); } static int berlin_cpu_kill(unsigned int cpu) { u32 val; val = readl(cpu_ctrl + CPU_RESET_NON_SC); val &= ~BIT(cpu_logical_map(cpu)); writel(val, cpu_ctrl + CPU_RESET_NON_SC); return 1; } #endif static const struct smp_operations berlin_smp_ops __initconst = { .smp_prepare_cpus = berlin_smp_prepare_cpus, .smp_boot_secondary = berlin_boot_secondary, #ifdef CONFIG_HOTPLUG_CPU .cpu_die = berlin_cpu_die, .cpu_kill = berlin_cpu_kill, #endif }; CPU_METHOD_OF_DECLARE(berlin_smp, "marvell,berlin-smp", &berlin_smp_ops); |