Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/net/renesas,r8a779f0-ether-switch.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Renesas Ethernet Switch maintainers: - Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com> properties: compatible: const: renesas,r8a779f0-ether-switch reg: maxItems: 2 reg-names: items: - const: base - const: secure_base interrupts: maxItems: 47 interrupt-names: items: - const: mfwd_error - const: race_error - const: coma_error - const: gwca0_error - const: gwca1_error - const: etha0_error - const: etha1_error - const: etha2_error - const: gptp0_status - const: gptp1_status - const: mfwd_status - const: race_status - const: coma_status - const: gwca0_status - const: gwca1_status - const: etha0_status - const: etha1_status - const: etha2_status - const: rmac0_status - const: rmac1_status - const: rmac2_status - const: gwca0_rxtx0 - const: gwca0_rxtx1 - const: gwca0_rxtx2 - const: gwca0_rxtx3 - const: gwca0_rxtx4 - const: gwca0_rxtx5 - const: gwca0_rxtx6 - const: gwca0_rxtx7 - const: gwca1_rxtx0 - const: gwca1_rxtx1 - const: gwca1_rxtx2 - const: gwca1_rxtx3 - const: gwca1_rxtx4 - const: gwca1_rxtx5 - const: gwca1_rxtx6 - const: gwca1_rxtx7 - const: gwca0_rxts0 - const: gwca0_rxts1 - const: gwca1_rxts0 - const: gwca1_rxts1 - const: rmac0_mdio - const: rmac1_mdio - const: rmac2_mdio - const: rmac0_phy - const: rmac1_phy - const: rmac2_phy clocks: maxItems: 1 resets: maxItems: 1 iommus: maxItems: 16 power-domains: maxItems: 1 ethernet-ports: type: object additionalProperties: false properties: '#address-cells': description: Port number of ETHA (TSNA). const: 1 '#size-cells': const: 0 patternProperties: "^port@[0-9a-f]+$": type: object $ref: /schemas/net/ethernet-controller.yaml# unevaluatedProperties: false properties: reg: maxItems: 1 description: Port number of ETHA (TSNA). phys: maxItems: 1 description: Phandle of an Ethernet SERDES. mdio: $ref: /schemas/net/mdio.yaml# unevaluatedProperties: false required: - reg - phy-handle - phy-mode - phys - mdio required: - compatible - reg - reg-names - interrupts - interrupt-names - clocks - resets - power-domains - ethernet-ports additionalProperties: false examples: - | #include <dt-bindings/clock/r8a779f0-cpg-mssr.h> #include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/power/r8a779f0-sysc.h> ethernet@e6880000 { compatible = "renesas,r8a779f0-ether-switch"; reg = <0xe6880000 0x20000>, <0xe68c0000 0x20000>; reg-names = "base", "secure_base"; interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 271 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 285 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 291 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "mfwd_error", "race_error", "coma_error", "gwca0_error", "gwca1_error", "etha0_error", "etha1_error", "etha2_error", "gptp0_status", "gptp1_status", "mfwd_status", "race_status", "coma_status", "gwca0_status", "gwca1_status", "etha0_status", "etha1_status", "etha2_status", "rmac0_status", "rmac1_status", "rmac2_status", "gwca0_rxtx0", "gwca0_rxtx1", "gwca0_rxtx2", "gwca0_rxtx3", "gwca0_rxtx4", "gwca0_rxtx5", "gwca0_rxtx6", "gwca0_rxtx7", "gwca1_rxtx0", "gwca1_rxtx1", "gwca1_rxtx2", "gwca1_rxtx3", "gwca1_rxtx4", "gwca1_rxtx5", "gwca1_rxtx6", "gwca1_rxtx7", "gwca0_rxts0", "gwca0_rxts1", "gwca1_rxts0", "gwca1_rxts1", "rmac0_mdio", "rmac1_mdio", "rmac2_mdio", "rmac0_phy", "rmac1_phy", "rmac2_phy"; clocks = <&cpg CPG_MOD 1505>; power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>; resets = <&cpg 1505>; ethernet-ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; phy-handle = <ð_phy0>; phy-mode = "sgmii"; phys = <ð_serdes 0>; mdio { #address-cells = <1>; #size-cells = <0>; }; }; port@1 { reg = <1>; phy-handle = <ð_phy1>; phy-mode = "sgmii"; phys = <ð_serdes 1>; mdio { #address-cells = <1>; #size-cells = <0>; }; }; port@2 { reg = <2>; phy-handle = <ð_phy2>; phy-mode = "sgmii"; phys = <ð_serdes 2>; mdio { #address-cells = <1>; #size-cells = <0>; }; }; }; }; |