Linux Audio
Check our new training course
Embedded Linux Audio
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
// SPDX-License-Identifier: (GPL-2.0-or-later OR MIT) /* * Copyright 2018-2022 TQ-Systems GmbH * Author: Markus Niebel <Markus.Niebel@tq-group.com> */ #include "imx6ull.dtsi" #include "imx6ul-tqma6ul-common.dtsi" #include "imx6ul-tqma6ulx-common.dtsi" / { model = "TQ-Systems TQMa6ULL2 SoM"; compatible = "tq,imx6ull-tqma6ull2", "fsl,imx6ull"; }; &usdhc2 { fsl,tuning-step = <6>; /* Errata ERR010450 Workaround */ max-frequency = <99000000>; assigned-clocks = <&clks IMX6UL_CLK_USDHC2_SEL>, <&clks IMX6UL_CLK_USDHC2>; assigned-clock-parents = <&clks IMX6UL_CLK_PLL2_PFD2>; assigned-clock-rates = <0>, <198000000>; }; &iomuxc { pinctrl_usdhc2: usdhc2grp { fsl,pins = < MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x00017031 MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x00017039 MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x00017039 MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x00017039 MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x00017039 MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x00017039 MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x00017039 MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x00017039 MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x00017039 MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x00017039 /* rst */ MX6UL_PAD_NAND_ALE__GPIO4_IO10 0x0001b051 >; }; pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { fsl,pins = < MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x000170f1 MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x000170f1 MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x000170f1 MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x000170f1 MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x000170f1 MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x000170f1 MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x000170f1 MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x000170f1 MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x000170f1 MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x000170f1 /* rst */ MX6UL_PAD_NAND_ALE__GPIO4_IO10 0x0001b051 >; }; pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { fsl,pins = < MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x000170f1 MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x000170f1 MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x000170f1 MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x000170f1 MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x000170f1 MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x000170f1 MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x000170f1 MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x000170f1 MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x000170f1 MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x000170f1 /* rst */ MX6UL_PAD_NAND_ALE__GPIO4_IO10 0x0001b051 >; }; };