Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 | /* Copyright 2008 - 2016 Freescale Semiconductor, Inc. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are met: * * Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * * Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * Neither the name of Freescale Semiconductor nor the * names of its contributors may be used to endorse or promote products * derived from this software without specific prior written permission. * * ALTERNATIVELY, this software may be distributed under the terms of the * GNU General Public License ("GPL") as published by the Free Software * Foundation, either version 2 of that License or (at your option) any * later version. * * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */ #ifndef __DPAA_SYS_H #define __DPAA_SYS_H #include <linux/cpu.h> #include <linux/slab.h> #include <linux/module.h> #include <linux/interrupt.h> #include <linux/kthread.h> #include <linux/sched/signal.h> #include <linux/vmalloc.h> #include <linux/platform_device.h> #include <linux/of.h> #include <linux/of_reserved_mem.h> #include <linux/prefetch.h> #include <linux/genalloc.h> #include <asm/cacheflush.h> #include <linux/io.h> #include <linux/delay.h> /* For 2-element tables related to cache-inhibited and cache-enabled mappings */ #define DPAA_PORTAL_CE 0 #define DPAA_PORTAL_CI 1 static inline void dpaa_flush(void *p) { /* * Only PPC needs to flush the cache currently - on ARM the mapping * is non cacheable */ #ifdef CONFIG_PPC flush_dcache_range((unsigned long)p, (unsigned long)p+64); #endif } #define dpaa_invalidate(p) dpaa_flush(p) #define dpaa_zero(p) memset(p, 0, 64) static inline void dpaa_touch_ro(void *p) { #if (L1_CACHE_BYTES == 32) prefetch(p+32); #endif prefetch(p); } /* Commonly used combo */ static inline void dpaa_invalidate_touch_ro(void *p) { dpaa_invalidate(p); dpaa_touch_ro(p); } #ifdef CONFIG_FSL_DPAA_CHECKING #define DPAA_ASSERT(x) WARN_ON(!(x)) #else #define DPAA_ASSERT(x) #endif /* cyclic helper for rings */ static inline u8 dpaa_cyc_diff(u8 ringsize, u8 first, u8 last) { /* 'first' is included, 'last' is excluded */ if (first <= last) return last - first; return ringsize + last - first; } /* Offset applied to genalloc pools due to zero being an error return */ #define DPAA_GENALLOC_OFF 0x80000000 /* Initialize the devices private memory region */ int qbman_init_private_mem(struct device *dev, int idx, dma_addr_t *addr, size_t *size); /* memremap() attributes for different platforms */ #ifdef CONFIG_PPC #define QBMAN_MEMREMAP_ATTR MEMREMAP_WB #else #define QBMAN_MEMREMAP_ATTR MEMREMAP_WC #endif static inline int dpaa_set_portal_irq_affinity(struct device *dev, int irq, int cpu) { int ret = 0; if (!irq_can_set_affinity(irq)) { dev_err(dev, "unable to set IRQ affinity\n"); return -EINVAL; } if (cpu == -1 || !cpu_online(cpu)) cpu = cpumask_any(cpu_online_mask); ret = irq_set_affinity(irq, cpumask_of(cpu)); if (ret) dev_err(dev, "irq_set_affinity() on CPU %d failed\n", cpu); return ret; } #endif /* __DPAA_SYS_H */ |