Linux Audio

Check our new training course

Embedded Linux Audio

Check our new training course
with Creative Commons CC-BY-SA
lecture materials

Bootlin logo

Elixir Cross Referencer

Loading...
  1
  2
  3
  4
  5
  6
  7
  8
  9
 10
 11
 12
 13
 14
 15
 16
 17
 18
 19
 20
 21
 22
 23
 24
 25
 26
 27
 28
 29
 30
 31
 32
 33
 34
 35
 36
 37
 38
 39
 40
 41
 42
 43
 44
 45
 46
 47
 48
 49
 50
 51
 52
 53
 54
 55
 56
 57
 58
 59
 60
 61
 62
 63
 64
 65
 66
 67
 68
 69
 70
 71
 72
 73
 74
 75
 76
 77
 78
 79
 80
 81
 82
 83
 84
 85
 86
 87
 88
 89
 90
 91
 92
 93
 94
 95
 96
 97
 98
 99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
/* SPDX-License-Identifier: GPL-2.0
 *
 * Copyright 2016-2018 HabanaLabs, Ltd.
 * All Rights Reserved.
 *
 */

/************************************
 ** This is an auto-generated file **
 **       DO NOT EDIT BELOW        **
 ************************************/

#ifndef ASIC_REG_DMA0_QM_MASKS_H_
#define ASIC_REG_DMA0_QM_MASKS_H_

/*
 *****************************************
 *   DMA0_QM (Prototype: QMAN)
 *****************************************
 */

/* DMA0_QM_GLBL_CFG0 */
#define DMA0_QM_GLBL_CFG0_PQF_EN_SHIFT                               0
#define DMA0_QM_GLBL_CFG0_PQF_EN_MASK                                0xF
#define DMA0_QM_GLBL_CFG0_CQF_EN_SHIFT                               4
#define DMA0_QM_GLBL_CFG0_CQF_EN_MASK                                0x1F0
#define DMA0_QM_GLBL_CFG0_CP_EN_SHIFT                                9
#define DMA0_QM_GLBL_CFG0_CP_EN_MASK                                 0x3E00

/* DMA0_QM_GLBL_CFG1 */
#define DMA0_QM_GLBL_CFG1_PQF_STOP_SHIFT                             0
#define DMA0_QM_GLBL_CFG1_PQF_STOP_MASK                              0xF
#define DMA0_QM_GLBL_CFG1_CQF_STOP_SHIFT                             4
#define DMA0_QM_GLBL_CFG1_CQF_STOP_MASK                              0x1F0
#define DMA0_QM_GLBL_CFG1_CP_STOP_SHIFT                              9
#define DMA0_QM_GLBL_CFG1_CP_STOP_MASK                               0x3E00
#define DMA0_QM_GLBL_CFG1_PQF_FLUSH_SHIFT                            16
#define DMA0_QM_GLBL_CFG1_PQF_FLUSH_MASK                             0xF0000
#define DMA0_QM_GLBL_CFG1_CQF_FLUSH_SHIFT                            20
#define DMA0_QM_GLBL_CFG1_CQF_FLUSH_MASK                             0x1F00000
#define DMA0_QM_GLBL_CFG1_CP_FLUSH_SHIFT                             25
#define DMA0_QM_GLBL_CFG1_CP_FLUSH_MASK                              0x3E000000

/* DMA0_QM_GLBL_PROT */
#define DMA0_QM_GLBL_PROT_PQF_SHIFT                                  0
#define DMA0_QM_GLBL_PROT_PQF_MASK                                   0xF
#define DMA0_QM_GLBL_PROT_CQF_SHIFT                                  4
#define DMA0_QM_GLBL_PROT_CQF_MASK                                   0x1F0
#define DMA0_QM_GLBL_PROT_CP_SHIFT                                   9
#define DMA0_QM_GLBL_PROT_CP_MASK                                    0x3E00
#define DMA0_QM_GLBL_PROT_ERR_SHIFT                                  14
#define DMA0_QM_GLBL_PROT_ERR_MASK                                   0x4000
#define DMA0_QM_GLBL_PROT_ARB_SHIFT                                  15
#define DMA0_QM_GLBL_PROT_ARB_MASK                                   0x8000

/* DMA0_QM_GLBL_ERR_CFG */
#define DMA0_QM_GLBL_ERR_CFG_PQF_ERR_MSG_EN_SHIFT                    0
#define DMA0_QM_GLBL_ERR_CFG_PQF_ERR_MSG_EN_MASK                     0xF
#define DMA0_QM_GLBL_ERR_CFG_CQF_ERR_MSG_EN_SHIFT                    4
#define DMA0_QM_GLBL_ERR_CFG_CQF_ERR_MSG_EN_MASK                     0x1F0
#define DMA0_QM_GLBL_ERR_CFG_CP_ERR_MSG_EN_SHIFT                     9
#define DMA0_QM_GLBL_ERR_CFG_CP_ERR_MSG_EN_MASK                      0x3E00
#define DMA0_QM_GLBL_ERR_CFG_PQF_STOP_ON_ERR_SHIFT                   16
#define DMA0_QM_GLBL_ERR_CFG_PQF_STOP_ON_ERR_MASK                    0xF0000
#define DMA0_QM_GLBL_ERR_CFG_CQF_STOP_ON_ERR_SHIFT                   20
#define DMA0_QM_GLBL_ERR_CFG_CQF_STOP_ON_ERR_MASK                    0x1F00000
#define DMA0_QM_GLBL_ERR_CFG_CP_STOP_ON_ERR_SHIFT                    25
#define DMA0_QM_GLBL_ERR_CFG_CP_STOP_ON_ERR_MASK                     0x3E000000
#define DMA0_QM_GLBL_ERR_CFG_ARB_STOP_ON_ERR_SHIFT                   31
#define DMA0_QM_GLBL_ERR_CFG_ARB_STOP_ON_ERR_MASK                    0x80000000

/* DMA0_QM_GLBL_SECURE_PROPS */
#define DMA0_QM_GLBL_SECURE_PROPS_0_ASID_SHIFT                       0
#define DMA0_QM_GLBL_SECURE_PROPS_0_ASID_MASK                        0x3FF
#define DMA0_QM_GLBL_SECURE_PROPS_1_ASID_SHIFT                       0
#define DMA0_QM_GLBL_SECURE_PROPS_1_ASID_MASK                        0x3FF
#define DMA0_QM_GLBL_SECURE_PROPS_2_ASID_SHIFT                       0
#define DMA0_QM_GLBL_SECURE_PROPS_2_ASID_MASK                        0x3FF
#define DMA0_QM_GLBL_SECURE_PROPS_3_ASID_SHIFT                       0
#define DMA0_QM_GLBL_SECURE_PROPS_3_ASID_MASK                        0x3FF
#define DMA0_QM_GLBL_SECURE_PROPS_4_ASID_SHIFT                       0
#define DMA0_QM_GLBL_SECURE_PROPS_4_ASID_MASK                        0x3FF
#define DMA0_QM_GLBL_SECURE_PROPS_0_MMBP_SHIFT                       10
#define DMA0_QM_GLBL_SECURE_PROPS_0_MMBP_MASK                        0x400
#define DMA0_QM_GLBL_SECURE_PROPS_1_MMBP_SHIFT                       10
#define DMA0_QM_GLBL_SECURE_PROPS_1_MMBP_MASK                        0x400
#define DMA0_QM_GLBL_SECURE_PROPS_2_MMBP_SHIFT                       10
#define DMA0_QM_GLBL_SECURE_PROPS_2_MMBP_MASK                        0x400
#define DMA0_QM_GLBL_SECURE_PROPS_3_MMBP_SHIFT                       10
#define DMA0_QM_GLBL_SECURE_PROPS_3_MMBP_MASK                        0x400
#define DMA0_QM_GLBL_SECURE_PROPS_4_MMBP_SHIFT                       10
#define DMA0_QM_GLBL_SECURE_PROPS_4_MMBP_MASK                        0x400

/* DMA0_QM_GLBL_NON_SECURE_PROPS */
#define DMA0_QM_GLBL_NON_SECURE_PROPS_0_ASID_SHIFT                   0
#define DMA0_QM_GLBL_NON_SECURE_PROPS_0_ASID_MASK                    0x3FF
#define DMA0_QM_GLBL_NON_SECURE_PROPS_1_ASID_SHIFT                   0
#define DMA0_QM_GLBL_NON_SECURE_PROPS_1_ASID_MASK                    0x3FF
#define DMA0_QM_GLBL_NON_SECURE_PROPS_2_ASID_SHIFT                   0
#define DMA0_QM_GLBL_NON_SECURE_PROPS_2_ASID_MASK                    0x3FF
#define DMA0_QM_GLBL_NON_SECURE_PROPS_3_ASID_SHIFT                   0
#define DMA0_QM_GLBL_NON_SECURE_PROPS_3_ASID_MASK                    0x3FF
#define DMA0_QM_GLBL_NON_SECURE_PROPS_4_ASID_SHIFT                   0
#define DMA0_QM_GLBL_NON_SECURE_PROPS_4_ASID_MASK                    0x3FF
#define DMA0_QM_GLBL_NON_SECURE_PROPS_0_MMBP_SHIFT                   10
#define DMA0_QM_GLBL_NON_SECURE_PROPS_0_MMBP_MASK                    0x400
#define DMA0_QM_GLBL_NON_SECURE_PROPS_1_MMBP_SHIFT                   10
#define DMA0_QM_GLBL_NON_SECURE_PROPS_1_MMBP_MASK                    0x400
#define DMA0_QM_GLBL_NON_SECURE_PROPS_2_MMBP_SHIFT                   10
#define DMA0_QM_GLBL_NON_SECURE_PROPS_2_MMBP_MASK                    0x400
#define DMA0_QM_GLBL_NON_SECURE_PROPS_3_MMBP_SHIFT                   10
#define DMA0_QM_GLBL_NON_SECURE_PROPS_3_MMBP_MASK                    0x400
#define DMA0_QM_GLBL_NON_SECURE_PROPS_4_MMBP_SHIFT                   10
#define DMA0_QM_GLBL_NON_SECURE_PROPS_4_MMBP_MASK                    0x400

/* DMA0_QM_GLBL_STS0 */
#define DMA0_QM_GLBL_STS0_PQF_IDLE_SHIFT                             0
#define DMA0_QM_GLBL_STS0_PQF_IDLE_MASK                              0xF
#define DMA0_QM_GLBL_STS0_CQF_IDLE_SHIFT                             4
#define DMA0_QM_GLBL_STS0_CQF_IDLE_MASK                              0x1F0
#define DMA0_QM_GLBL_STS0_CP_IDLE_SHIFT                              9
#define DMA0_QM_GLBL_STS0_CP_IDLE_MASK                               0x3E00
#define DMA0_QM_GLBL_STS0_PQF_IS_STOP_SHIFT                          16
#define DMA0_QM_GLBL_STS0_PQF_IS_STOP_MASK                           0xF0000
#define DMA0_QM_GLBL_STS0_CQF_IS_STOP_SHIFT                          20
#define DMA0_QM_GLBL_STS0_CQF_IS_STOP_MASK                           0x1F00000
#define DMA0_QM_GLBL_STS0_CP_IS_STOP_SHIFT                           25
#define DMA0_QM_GLBL_STS0_CP_IS_STOP_MASK                            0x3E000000
#define DMA0_QM_GLBL_STS0_ARB_IS_STOP_SHIFT                          31
#define DMA0_QM_GLBL_STS0_ARB_IS_STOP_MASK                           0x80000000

/* DMA0_QM_GLBL_STS1 */
#define DMA0_QM_GLBL_STS1_PQF_RD_ERR_SHIFT                           0
#define DMA0_QM_GLBL_STS1_PQF_RD_ERR_MASK                            0x1
#define DMA0_QM_GLBL_STS1_CQF_RD_ERR_SHIFT                           1
#define DMA0_QM_GLBL_STS1_CQF_RD_ERR_MASK                            0x2
#define DMA0_QM_GLBL_STS1_CP_RD_ERR_SHIFT                            2
#define DMA0_QM_GLBL_STS1_CP_RD_ERR_MASK                             0x4
#define DMA0_QM_GLBL_STS1_CP_UNDEF_CMD_ERR_SHIFT                     3
#define DMA0_QM_GLBL_STS1_CP_UNDEF_CMD_ERR_MASK                      0x8
#define DMA0_QM_GLBL_STS1_CP_STOP_OP_SHIFT                           4
#define DMA0_QM_GLBL_STS1_CP_STOP_OP_MASK                            0x10
#define DMA0_QM_GLBL_STS1_CP_MSG_WR_ERR_SHIFT                        5
#define DMA0_QM_GLBL_STS1_CP_MSG_WR_ERR_MASK                         0x20
#define DMA0_QM_GLBL_STS1_CP_WREG_ERR_SHIFT                          6
#define DMA0_QM_GLBL_STS1_CP_WREG_ERR_MASK                           0x40
#define DMA0_QM_GLBL_STS1_CP_FENCE0_OVF_ERR_SHIFT                    8
#define DMA0_QM_GLBL_STS1_CP_FENCE0_OVF_ERR_MASK                     0x100
#define DMA0_QM_GLBL_STS1_CP_FENCE1_OVF_ERR_SHIFT                    9
#define DMA0_QM_GLBL_STS1_CP_FENCE1_OVF_ERR_MASK                     0x200
#define DMA0_QM_GLBL_STS1_CP_FENCE2_OVF_ERR_SHIFT                    10
#define DMA0_QM_GLBL_STS1_CP_FENCE2_OVF_ERR_MASK                     0x400
#define DMA0_QM_GLBL_STS1_CP_FENCE3_OVF_ERR_SHIFT                    11
#define DMA0_QM_GLBL_STS1_CP_FENCE3_OVF_ERR_MASK                     0x800
#define DMA0_QM_GLBL_STS1_CP_FENCE0_UDF_ERR_SHIFT                    12
#define DMA0_QM_GLBL_STS1_CP_FENCE0_UDF_ERR_MASK                     0x1000
#define DMA0_QM_GLBL_STS1_CP_FENCE1_UDF_ERR_SHIFT                    13
#define DMA0_QM_GLBL_STS1_CP_FENCE1_UDF_ERR_MASK                     0x2000
#define DMA0_QM_GLBL_STS1_CP_FENCE2_UDF_ERR_SHIFT                    14
#define DMA0_QM_GLBL_STS1_CP_FENCE2_UDF_ERR_MASK                     0x4000
#define DMA0_QM_GLBL_STS1_CP_FENCE3_UDF_ERR_SHIFT                    15
#define DMA0_QM_GLBL_STS1_CP_FENCE3_UDF_ERR_MASK                     0x8000

/* DMA0_QM_GLBL_STS1_4 */
#define DMA0_QM_GLBL_STS1_4_CQF_RD_ERR_SHIFT                         1
#define DMA0_QM_GLBL_STS1_4_CQF_RD_ERR_MASK                          0x2
#define DMA0_QM_GLBL_STS1_4_CP_RD_ERR_SHIFT                          2
#define DMA0_QM_GLBL_STS1_4_CP_RD_ERR_MASK                           0x4
#define DMA0_QM_GLBL_STS1_4_CP_UNDEF_CMD_ERR_SHIFT                   3
#define DMA0_QM_GLBL_STS1_4_CP_UNDEF_CMD_ERR_MASK                    0x8
#define DMA0_QM_GLBL_STS1_4_CP_STOP_OP_SHIFT                         4
#define DMA0_QM_GLBL_STS1_4_CP_STOP_OP_MASK                          0x10
#define DMA0_QM_GLBL_STS1_4_CP_MSG_WR_ERR_SHIFT                      5
#define DMA0_QM_GLBL_STS1_4_CP_MSG_WR_ERR_MASK                       0x20
#define DMA0_QM_GLBL_STS1_4_CP_WREG_ERR_SHIFT                        6
#define DMA0_QM_GLBL_STS1_4_CP_WREG_ERR_MASK                         0x40
#define DMA0_QM_GLBL_STS1_4_CP_FENCE0_OVF_ERR_SHIFT                  8
#define DMA0_QM_GLBL_STS1_4_CP_FENCE0_OVF_ERR_MASK                   0x100
#define DMA0_QM_GLBL_STS1_4_CP_FENCE1_OVF_ERR_SHIFT                  9
#define DMA0_QM_GLBL_STS1_4_CP_FENCE1_OVF_ERR_MASK                   0x200
#define DMA0_QM_GLBL_STS1_4_CP_FENCE2_OVF_ERR_SHIFT                  10
#define DMA0_QM_GLBL_STS1_4_CP_FENCE2_OVF_ERR_MASK                   0x400
#define DMA0_QM_GLBL_STS1_4_CP_FENCE3_OVF_ERR_SHIFT                  11
#define DMA0_QM_GLBL_STS1_4_CP_FENCE3_OVF_ERR_MASK                   0x800
#define DMA0_QM_GLBL_STS1_4_CP_FENCE0_UDF_ERR_SHIFT                  12
#define DMA0_QM_GLBL_STS1_4_CP_FENCE0_UDF_ERR_MASK                   0x1000
#define DMA0_QM_GLBL_STS1_4_CP_FENCE1_UDF_ERR_SHIFT                  13
#define DMA0_QM_GLBL_STS1_4_CP_FENCE1_UDF_ERR_MASK                   0x2000
#define DMA0_QM_GLBL_STS1_4_CP_FENCE2_UDF_ERR_SHIFT                  14
#define DMA0_QM_GLBL_STS1_4_CP_FENCE2_UDF_ERR_MASK                   0x4000
#define DMA0_QM_GLBL_STS1_4_CP_FENCE3_UDF_ERR_SHIFT                  15
#define DMA0_QM_GLBL_STS1_4_CP_FENCE3_UDF_ERR_MASK                   0x8000

/* DMA0_QM_GLBL_MSG_EN */
#define DMA0_QM_GLBL_MSG_EN_PQF_RD_ERR_SHIFT                         0
#define DMA0_QM_GLBL_MSG_EN_PQF_RD_ERR_MASK                          0x1
#define DMA0_QM_GLBL_MSG_EN_CQF_RD_ERR_SHIFT                         1
#define DMA0_QM_GLBL_MSG_EN_CQF_RD_ERR_MASK                          0x2
#define DMA0_QM_GLBL_MSG_EN_CP_RD_ERR_SHIFT                          2
#define DMA0_QM_GLBL_MSG_EN_CP_RD_ERR_MASK                           0x4
#define DMA0_QM_GLBL_MSG_EN_CP_UNDEF_CMD_ERR_SHIFT                   3
#define DMA0_QM_GLBL_MSG_EN_CP_UNDEF_CMD_ERR_MASK                    0x8
#define DMA0_QM_GLBL_MSG_EN_CP_STOP_OP_SHIFT                         4
#define DMA0_QM_GLBL_MSG_EN_CP_STOP_OP_MASK                          0x10
#define DMA0_QM_GLBL_MSG_EN_CP_MSG_WR_ERR_SHIFT                      5
#define DMA0_QM_GLBL_MSG_EN_CP_MSG_WR_ERR_MASK                       0x20
#define DMA0_QM_GLBL_MSG_EN_CP_WREG_ERR_SHIFT                        6
#define DMA0_QM_GLBL_MSG_EN_CP_WREG_ERR_MASK                         0x40
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE0_OVF_ERR_SHIFT                  8
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE0_OVF_ERR_MASK                   0x100
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE1_OVF_ERR_SHIFT                  9
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE1_OVF_ERR_MASK                   0x200
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE2_OVF_ERR_SHIFT                  10
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE2_OVF_ERR_MASK                   0x400
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE3_OVF_ERR_SHIFT                  11
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE3_OVF_ERR_MASK                   0x800
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE0_UDF_ERR_SHIFT                  12
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE0_UDF_ERR_MASK                   0x1000
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE1_UDF_ERR_SHIFT                  13
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE1_UDF_ERR_MASK                   0x2000
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE2_UDF_ERR_SHIFT                  14
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE2_UDF_ERR_MASK                   0x4000
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE3_UDF_ERR_SHIFT                  15
#define DMA0_QM_GLBL_MSG_EN_CP_FENCE3_UDF_ERR_MASK                   0x8000

/* DMA0_QM_GLBL_MSG_EN_4 */
#define DMA0_QM_GLBL_MSG_EN_4_CQF_RD_ERR_SHIFT                       1
#define DMA0_QM_GLBL_MSG_EN_4_CQF_RD_ERR_MASK                        0x2
#define DMA0_QM_GLBL_MSG_EN_4_CP_RD_ERR_SHIFT                        2
#define DMA0_QM_GLBL_MSG_EN_4_CP_RD_ERR_MASK                         0x4
#define DMA0_QM_GLBL_MSG_EN_4_CP_UNDEF_CMD_ERR_SHIFT                 3
#define DMA0_QM_GLBL_MSG_EN_4_CP_UNDEF_CMD_ERR_MASK                  0x8
#define DMA0_QM_GLBL_MSG_EN_4_CP_STOP_OP_SHIFT                       4
#define DMA0_QM_GLBL_MSG_EN_4_CP_STOP_OP_MASK                        0x10
#define DMA0_QM_GLBL_MSG_EN_4_CP_MSG_WR_ERR_SHIFT                    5
#define DMA0_QM_GLBL_MSG_EN_4_CP_MSG_WR_ERR_MASK                     0x20
#define DMA0_QM_GLBL_MSG_EN_4_CP_WREG_ERR_SHIFT                      6
#define DMA0_QM_GLBL_MSG_EN_4_CP_WREG_ERR_MASK                       0x40
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE0_OVF_ERR_SHIFT                8
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE0_OVF_ERR_MASK                 0x100
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE1_OVF_ERR_SHIFT                9
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE1_OVF_ERR_MASK                 0x200
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE2_OVF_ERR_SHIFT                10
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE2_OVF_ERR_MASK                 0x400
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE3_OVF_ERR_SHIFT                11
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE3_OVF_ERR_MASK                 0x800
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE0_UDF_ERR_SHIFT                12
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE0_UDF_ERR_MASK                 0x1000
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE1_UDF_ERR_SHIFT                13
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE1_UDF_ERR_MASK                 0x2000
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE2_UDF_ERR_SHIFT                14
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE2_UDF_ERR_MASK                 0x4000
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE3_UDF_ERR_SHIFT                15
#define DMA0_QM_GLBL_MSG_EN_4_CP_FENCE3_UDF_ERR_MASK                 0x8000

/* DMA0_QM_PQ_BASE_LO */
#define DMA0_QM_PQ_BASE_LO_VAL_SHIFT                                 0
#define DMA0_QM_PQ_BASE_LO_VAL_MASK                                  0xFFFFFFFF

/* DMA0_QM_PQ_BASE_HI */
#define DMA0_QM_PQ_BASE_HI_VAL_SHIFT                                 0
#define DMA0_QM_PQ_BASE_HI_VAL_MASK                                  0xFFFFFFFF

/* DMA0_QM_PQ_SIZE */
#define DMA0_QM_PQ_SIZE_VAL_SHIFT                                    0
#define DMA0_QM_PQ_SIZE_VAL_MASK                                     0xFFFFFFFF

/* DMA0_QM_PQ_PI */
#define DMA0_QM_PQ_PI_VAL_SHIFT                                      0
#define DMA0_QM_PQ_PI_VAL_MASK                                       0xFFFFFFFF

/* DMA0_QM_PQ_CI */
#define DMA0_QM_PQ_CI_VAL_SHIFT                                      0
#define DMA0_QM_PQ_CI_VAL_MASK                                       0xFFFFFFFF

/* DMA0_QM_PQ_CFG0 */
#define DMA0_QM_PQ_CFG0_RESERVED_SHIFT                               0
#define DMA0_QM_PQ_CFG0_RESERVED_MASK                                0x1

/* DMA0_QM_PQ_CFG1 */
#define DMA0_QM_PQ_CFG1_CREDIT_LIM_SHIFT                             0
#define DMA0_QM_PQ_CFG1_CREDIT_LIM_MASK                              0xFFFF
#define DMA0_QM_PQ_CFG1_MAX_INFLIGHT_SHIFT                           16
#define DMA0_QM_PQ_CFG1_MAX_INFLIGHT_MASK                            0xFFFF0000

/* DMA0_QM_PQ_ARUSER_31_11 */
#define DMA0_QM_PQ_ARUSER_31_11_VAL_SHIFT                            0
#define DMA0_QM_PQ_ARUSER_31_11_VAL_MASK                             0x1FFFFF

/* DMA0_QM_PQ_STS0 */
#define DMA0_QM_PQ_STS0_PQ_CREDIT_CNT_SHIFT                          0
#define DMA0_QM_PQ_STS0_PQ_CREDIT_CNT_MASK                           0xFFFF
#define DMA0_QM_PQ_STS0_PQ_FREE_CNT_SHIFT                            16
#define DMA0_QM_PQ_STS0_PQ_FREE_CNT_MASK                             0xFFFF0000

/* DMA0_QM_PQ_STS1 */
#define DMA0_QM_PQ_STS1_PQ_INFLIGHT_CNT_SHIFT                        0
#define DMA0_QM_PQ_STS1_PQ_INFLIGHT_CNT_MASK                         0xFFFF
#define DMA0_QM_PQ_STS1_PQ_BUF_EMPTY_SHIFT                           30
#define DMA0_QM_PQ_STS1_PQ_BUF_EMPTY_MASK                            0x40000000
#define DMA0_QM_PQ_STS1_PQ_BUSY_SHIFT                                31
#define DMA0_QM_PQ_STS1_PQ_BUSY_MASK                                 0x80000000

/* DMA0_QM_CQ_CFG0 */
#define DMA0_QM_CQ_CFG0_RESERVED_SHIFT                               0
#define DMA0_QM_CQ_CFG0_RESERVED_MASK                                0x1

/* DMA0_QM_CQ_CFG1 */
#define DMA0_QM_CQ_CFG1_CREDIT_LIM_SHIFT                             0
#define DMA0_QM_CQ_CFG1_CREDIT_LIM_MASK                              0xFFFF
#define DMA0_QM_CQ_CFG1_MAX_INFLIGHT_SHIFT                           16
#define DMA0_QM_CQ_CFG1_MAX_INFLIGHT_MASK                            0xFFFF0000

/* DMA0_QM_CQ_ARUSER_31_11 */
#define DMA0_QM_CQ_ARUSER_31_11_VAL_SHIFT                            0
#define DMA0_QM_CQ_ARUSER_31_11_VAL_MASK                             0x1FFFFF

/* DMA0_QM_CQ_STS0 */
#define DMA0_QM_CQ_STS0_CQ_CREDIT_CNT_SHIFT                          0
#define DMA0_QM_CQ_STS0_CQ_CREDIT_CNT_MASK                           0xFFFF
#define DMA0_QM_CQ_STS0_CQ_FREE_CNT_SHIFT                            16
#define DMA0_QM_CQ_STS0_CQ_FREE_CNT_MASK                             0xFFFF0000

/* DMA0_QM_CQ_STS1 */
#define DMA0_QM_CQ_STS1_CQ_INFLIGHT_CNT_SHIFT                        0
#define DMA0_QM_CQ_STS1_CQ_INFLIGHT_CNT_MASK                         0xFFFF
#define DMA0_QM_CQ_STS1_CQ_BUF_EMPTY_SHIFT                           30
#define DMA0_QM_CQ_STS1_CQ_BUF_EMPTY_MASK                            0x40000000
#define DMA0_QM_CQ_STS1_CQ_BUSY_SHIFT                                31
#define DMA0_QM_CQ_STS1_CQ_BUSY_MASK                                 0x80000000

/* DMA0_QM_CQ_PTR_LO_0 */
#define DMA0_QM_CQ_PTR_LO_0_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_LO_0_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_PTR_HI_0 */
#define DMA0_QM_CQ_PTR_HI_0_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_HI_0_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_TSIZE_0 */
#define DMA0_QM_CQ_TSIZE_0_VAL_SHIFT                                 0
#define DMA0_QM_CQ_TSIZE_0_VAL_MASK                                  0xFFFFFFFF

/* DMA0_QM_CQ_CTL_0 */
#define DMA0_QM_CQ_CTL_0_RPT_SHIFT                                   0
#define DMA0_QM_CQ_CTL_0_RPT_MASK                                    0xFFFF
#define DMA0_QM_CQ_CTL_0_CTL_SHIFT                                   16
#define DMA0_QM_CQ_CTL_0_CTL_MASK                                    0xFFFF0000

/* DMA0_QM_CQ_PTR_LO_1 */
#define DMA0_QM_CQ_PTR_LO_1_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_LO_1_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_PTR_HI_1 */
#define DMA0_QM_CQ_PTR_HI_1_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_HI_1_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_TSIZE_1 */
#define DMA0_QM_CQ_TSIZE_1_VAL_SHIFT                                 0
#define DMA0_QM_CQ_TSIZE_1_VAL_MASK                                  0xFFFFFFFF

/* DMA0_QM_CQ_CTL_1 */
#define DMA0_QM_CQ_CTL_1_RPT_SHIFT                                   0
#define DMA0_QM_CQ_CTL_1_RPT_MASK                                    0xFFFF
#define DMA0_QM_CQ_CTL_1_CTL_SHIFT                                   16
#define DMA0_QM_CQ_CTL_1_CTL_MASK                                    0xFFFF0000

/* DMA0_QM_CQ_PTR_LO_2 */
#define DMA0_QM_CQ_PTR_LO_2_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_LO_2_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_PTR_HI_2 */
#define DMA0_QM_CQ_PTR_HI_2_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_HI_2_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_TSIZE_2 */
#define DMA0_QM_CQ_TSIZE_2_VAL_SHIFT                                 0
#define DMA0_QM_CQ_TSIZE_2_VAL_MASK                                  0xFFFFFFFF

/* DMA0_QM_CQ_CTL_2 */
#define DMA0_QM_CQ_CTL_2_RPT_SHIFT                                   0
#define DMA0_QM_CQ_CTL_2_RPT_MASK                                    0xFFFF
#define DMA0_QM_CQ_CTL_2_CTL_SHIFT                                   16
#define DMA0_QM_CQ_CTL_2_CTL_MASK                                    0xFFFF0000

/* DMA0_QM_CQ_PTR_LO_3 */
#define DMA0_QM_CQ_PTR_LO_3_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_LO_3_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_PTR_HI_3 */
#define DMA0_QM_CQ_PTR_HI_3_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_HI_3_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_TSIZE_3 */
#define DMA0_QM_CQ_TSIZE_3_VAL_SHIFT                                 0
#define DMA0_QM_CQ_TSIZE_3_VAL_MASK                                  0xFFFFFFFF

/* DMA0_QM_CQ_CTL_3 */
#define DMA0_QM_CQ_CTL_3_RPT_SHIFT                                   0
#define DMA0_QM_CQ_CTL_3_RPT_MASK                                    0xFFFF
#define DMA0_QM_CQ_CTL_3_CTL_SHIFT                                   16
#define DMA0_QM_CQ_CTL_3_CTL_MASK                                    0xFFFF0000

/* DMA0_QM_CQ_PTR_LO_4 */
#define DMA0_QM_CQ_PTR_LO_4_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_LO_4_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_PTR_HI_4 */
#define DMA0_QM_CQ_PTR_HI_4_VAL_SHIFT                                0
#define DMA0_QM_CQ_PTR_HI_4_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_CQ_TSIZE_4 */
#define DMA0_QM_CQ_TSIZE_4_VAL_SHIFT                                 0
#define DMA0_QM_CQ_TSIZE_4_VAL_MASK                                  0xFFFFFFFF

/* DMA0_QM_CQ_CTL_4 */
#define DMA0_QM_CQ_CTL_4_RPT_SHIFT                                   0
#define DMA0_QM_CQ_CTL_4_RPT_MASK                                    0xFFFF
#define DMA0_QM_CQ_CTL_4_CTL_SHIFT                                   16
#define DMA0_QM_CQ_CTL_4_CTL_MASK                                    0xFFFF0000

/* DMA0_QM_CQ_PTR_LO_STS */
#define DMA0_QM_CQ_PTR_LO_STS_VAL_SHIFT                              0
#define DMA0_QM_CQ_PTR_LO_STS_VAL_MASK                               0xFFFFFFFF

/* DMA0_QM_CQ_PTR_HI_STS */
#define DMA0_QM_CQ_PTR_HI_STS_VAL_SHIFT                              0
#define DMA0_QM_CQ_PTR_HI_STS_VAL_MASK                               0xFFFFFFFF

/* DMA0_QM_CQ_TSIZE_STS */
#define DMA0_QM_CQ_TSIZE_STS_VAL_SHIFT                               0
#define DMA0_QM_CQ_TSIZE_STS_VAL_MASK                                0xFFFFFFFF

/* DMA0_QM_CQ_CTL_STS */
#define DMA0_QM_CQ_CTL_STS_RPT_SHIFT                                 0
#define DMA0_QM_CQ_CTL_STS_RPT_MASK                                  0xFFFF
#define DMA0_QM_CQ_CTL_STS_CTL_SHIFT                                 16
#define DMA0_QM_CQ_CTL_STS_CTL_MASK                                  0xFFFF0000

/* DMA0_QM_CQ_IFIFO_CNT */
#define DMA0_QM_CQ_IFIFO_CNT_VAL_SHIFT                               0
#define DMA0_QM_CQ_IFIFO_CNT_VAL_MASK                                0x3

/* DMA0_QM_CP_MSG_BASE0_ADDR_LO */
#define DMA0_QM_CP_MSG_BASE0_ADDR_LO_VAL_SHIFT                       0
#define DMA0_QM_CP_MSG_BASE0_ADDR_LO_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_MSG_BASE0_ADDR_HI */
#define DMA0_QM_CP_MSG_BASE0_ADDR_HI_VAL_SHIFT                       0
#define DMA0_QM_CP_MSG_BASE0_ADDR_HI_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_MSG_BASE1_ADDR_LO */
#define DMA0_QM_CP_MSG_BASE1_ADDR_LO_VAL_SHIFT                       0
#define DMA0_QM_CP_MSG_BASE1_ADDR_LO_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_MSG_BASE1_ADDR_HI */
#define DMA0_QM_CP_MSG_BASE1_ADDR_HI_VAL_SHIFT                       0
#define DMA0_QM_CP_MSG_BASE1_ADDR_HI_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_MSG_BASE2_ADDR_LO */
#define DMA0_QM_CP_MSG_BASE2_ADDR_LO_VAL_SHIFT                       0
#define DMA0_QM_CP_MSG_BASE2_ADDR_LO_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_MSG_BASE2_ADDR_HI */
#define DMA0_QM_CP_MSG_BASE2_ADDR_HI_VAL_SHIFT                       0
#define DMA0_QM_CP_MSG_BASE2_ADDR_HI_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_MSG_BASE3_ADDR_LO */
#define DMA0_QM_CP_MSG_BASE3_ADDR_LO_VAL_SHIFT                       0
#define DMA0_QM_CP_MSG_BASE3_ADDR_LO_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_MSG_BASE3_ADDR_HI */
#define DMA0_QM_CP_MSG_BASE3_ADDR_HI_VAL_SHIFT                       0
#define DMA0_QM_CP_MSG_BASE3_ADDR_HI_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_LDMA_TSIZE_OFFSET */
#define DMA0_QM_CP_LDMA_TSIZE_OFFSET_VAL_SHIFT                       0
#define DMA0_QM_CP_LDMA_TSIZE_OFFSET_VAL_MASK                        0xFFFFFFFF

/* DMA0_QM_CP_LDMA_SRC_BASE_LO_OFFSET */
#define DMA0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_VAL_SHIFT                 0
#define DMA0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_VAL_MASK                  0xFFFFFFFF

/* DMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET */
#define DMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_VAL_SHIFT                 0
#define DMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_VAL_MASK                  0xFFFFFFFF

/* DMA0_QM_CP_FENCE0_RDATA */
#define DMA0_QM_CP_FENCE0_RDATA_INC_VAL_SHIFT                        0
#define DMA0_QM_CP_FENCE0_RDATA_INC_VAL_MASK                         0xF

/* DMA0_QM_CP_FENCE1_RDATA */
#define DMA0_QM_CP_FENCE1_RDATA_INC_VAL_SHIFT                        0
#define DMA0_QM_CP_FENCE1_RDATA_INC_VAL_MASK                         0xF

/* DMA0_QM_CP_FENCE2_RDATA */
#define DMA0_QM_CP_FENCE2_RDATA_INC_VAL_SHIFT                        0
#define DMA0_QM_CP_FENCE2_RDATA_INC_VAL_MASK                         0xF

/* DMA0_QM_CP_FENCE3_RDATA */
#define DMA0_QM_CP_FENCE3_RDATA_INC_VAL_SHIFT                        0
#define DMA0_QM_CP_FENCE3_RDATA_INC_VAL_MASK                         0xF

/* DMA0_QM_CP_FENCE0_CNT */
#define DMA0_QM_CP_FENCE0_CNT_VAL_SHIFT                              0
#define DMA0_QM_CP_FENCE0_CNT_VAL_MASK                               0x3FFF

/* DMA0_QM_CP_FENCE1_CNT */
#define DMA0_QM_CP_FENCE1_CNT_VAL_SHIFT                              0
#define DMA0_QM_CP_FENCE1_CNT_VAL_MASK                               0x3FFF

/* DMA0_QM_CP_FENCE2_CNT */
#define DMA0_QM_CP_FENCE2_CNT_VAL_SHIFT                              0
#define DMA0_QM_CP_FENCE2_CNT_VAL_MASK                               0x3FFF

/* DMA0_QM_CP_FENCE3_CNT */
#define DMA0_QM_CP_FENCE3_CNT_VAL_SHIFT                              0
#define DMA0_QM_CP_FENCE3_CNT_VAL_MASK                               0x3FFF

/* DMA0_QM_CP_STS */
#define DMA0_QM_CP_STS_MSG_INFLIGHT_CNT_SHIFT                        0
#define DMA0_QM_CP_STS_MSG_INFLIGHT_CNT_MASK                         0xFFFF
#define DMA0_QM_CP_STS_ERDY_SHIFT                                    16
#define DMA0_QM_CP_STS_ERDY_MASK                                     0x10000
#define DMA0_QM_CP_STS_RRDY_SHIFT                                    17
#define DMA0_QM_CP_STS_RRDY_MASK                                     0x20000
#define DMA0_QM_CP_STS_MRDY_SHIFT                                    18
#define DMA0_QM_CP_STS_MRDY_MASK                                     0x40000
#define DMA0_QM_CP_STS_SW_STOP_SHIFT                                 19
#define DMA0_QM_CP_STS_SW_STOP_MASK                                  0x80000
#define DMA0_QM_CP_STS_FENCE_ID_SHIFT                                20
#define DMA0_QM_CP_STS_FENCE_ID_MASK                                 0x300000
#define DMA0_QM_CP_STS_FENCE_IN_PROGRESS_SHIFT                       22
#define DMA0_QM_CP_STS_FENCE_IN_PROGRESS_MASK                        0x400000

/* DMA0_QM_CP_CURRENT_INST_LO */
#define DMA0_QM_CP_CURRENT_INST_LO_VAL_SHIFT                         0
#define DMA0_QM_CP_CURRENT_INST_LO_VAL_MASK                          0xFFFFFFFF

/* DMA0_QM_CP_CURRENT_INST_HI */
#define DMA0_QM_CP_CURRENT_INST_HI_VAL_SHIFT                         0
#define DMA0_QM_CP_CURRENT_INST_HI_VAL_MASK                          0xFFFFFFFF

/* DMA0_QM_CP_BARRIER_CFG */
#define DMA0_QM_CP_BARRIER_CFG_EBGUARD_SHIFT                         0
#define DMA0_QM_CP_BARRIER_CFG_EBGUARD_MASK                          0xFFF
#define DMA0_QM_CP_BARRIER_CFG_RBGUARD_SHIFT                         16
#define DMA0_QM_CP_BARRIER_CFG_RBGUARD_MASK                          0xF0000

/* DMA0_QM_CP_DBG_0 */
#define DMA0_QM_CP_DBG_0_CS_SHIFT                                    0
#define DMA0_QM_CP_DBG_0_CS_MASK                                     0xF
#define DMA0_QM_CP_DBG_0_EB_CNT_NOT_ZERO_SHIFT                       4
#define DMA0_QM_CP_DBG_0_EB_CNT_NOT_ZERO_MASK                        0x10
#define DMA0_QM_CP_DBG_0_BULK_CNT_NOT_ZERO_SHIFT                     5
#define DMA0_QM_CP_DBG_0_BULK_CNT_NOT_ZERO_MASK                      0x20
#define DMA0_QM_CP_DBG_0_MREB_STALL_SHIFT                            6
#define DMA0_QM_CP_DBG_0_MREB_STALL_MASK                             0x40
#define DMA0_QM_CP_DBG_0_STALL_SHIFT                                 7
#define DMA0_QM_CP_DBG_0_STALL_MASK                                  0x80

/* DMA0_QM_CP_ARUSER_31_11 */
#define DMA0_QM_CP_ARUSER_31_11_VAL_SHIFT                            0
#define DMA0_QM_CP_ARUSER_31_11_VAL_MASK                             0x1FFFFF

/* DMA0_QM_CP_AWUSER_31_11 */
#define DMA0_QM_CP_AWUSER_31_11_VAL_SHIFT                            0
#define DMA0_QM_CP_AWUSER_31_11_VAL_MASK                             0x1FFFFF

/* DMA0_QM_ARB_CFG_0 */
#define DMA0_QM_ARB_CFG_0_TYPE_SHIFT                                 0
#define DMA0_QM_ARB_CFG_0_TYPE_MASK                                  0x1
#define DMA0_QM_ARB_CFG_0_IS_MASTER_SHIFT                            4
#define DMA0_QM_ARB_CFG_0_IS_MASTER_MASK                             0x10
#define DMA0_QM_ARB_CFG_0_EN_SHIFT                                   8
#define DMA0_QM_ARB_CFG_0_EN_MASK                                    0x100
#define DMA0_QM_ARB_CFG_0_MASK_SHIFT                                 12
#define DMA0_QM_ARB_CFG_0_MASK_MASK                                  0xF000
#define DMA0_QM_ARB_CFG_0_MST_MSG_NOSTALL_SHIFT                      16
#define DMA0_QM_ARB_CFG_0_MST_MSG_NOSTALL_MASK                       0x10000

/* DMA0_QM_ARB_CHOISE_Q_PUSH */
#define DMA0_QM_ARB_CHOISE_Q_PUSH_VAL_SHIFT                          0
#define DMA0_QM_ARB_CHOISE_Q_PUSH_VAL_MASK                           0x3

/* DMA0_QM_ARB_WRR_WEIGHT */
#define DMA0_QM_ARB_WRR_WEIGHT_VAL_SHIFT                             0
#define DMA0_QM_ARB_WRR_WEIGHT_VAL_MASK                              0xFFFFFFFF

/* DMA0_QM_ARB_CFG_1 */
#define DMA0_QM_ARB_CFG_1_CLR_SHIFT                                  0
#define DMA0_QM_ARB_CFG_1_CLR_MASK                                   0x1

/* DMA0_QM_ARB_MST_AVAIL_CRED */
#define DMA0_QM_ARB_MST_AVAIL_CRED_VAL_SHIFT                         0
#define DMA0_QM_ARB_MST_AVAIL_CRED_VAL_MASK                          0x7F

/* DMA0_QM_ARB_MST_CRED_INC */
#define DMA0_QM_ARB_MST_CRED_INC_VAL_SHIFT                           0
#define DMA0_QM_ARB_MST_CRED_INC_VAL_MASK                            0xFFFFFFFF

/* DMA0_QM_ARB_MST_CHOISE_PUSH_OFST */
#define DMA0_QM_ARB_MST_CHOISE_PUSH_OFST_VAL_SHIFT                   0
#define DMA0_QM_ARB_MST_CHOISE_PUSH_OFST_VAL_MASK                    0xFFFFFFFF

/* DMA0_QM_ARB_SLV_MASTER_INC_CRED_OFST */
#define DMA0_QM_ARB_SLV_MASTER_INC_CRED_OFST_VAL_SHIFT               0
#define DMA0_QM_ARB_SLV_MASTER_INC_CRED_OFST_VAL_MASK                0xFFFFFFFF

/* DMA0_QM_ARB_MST_SLAVE_EN */
#define DMA0_QM_ARB_MST_SLAVE_EN_VAL_SHIFT                           0
#define DMA0_QM_ARB_MST_SLAVE_EN_VAL_MASK                            0xFFFFFFFF

/* DMA0_QM_ARB_MST_QUIET_PER */
#define DMA0_QM_ARB_MST_QUIET_PER_VAL_SHIFT                          0
#define DMA0_QM_ARB_MST_QUIET_PER_VAL_MASK                           0xFFFFFFFF

/* DMA0_QM_ARB_SLV_CHOISE_WDT */
#define DMA0_QM_ARB_SLV_CHOISE_WDT_VAL_SHIFT                         0
#define DMA0_QM_ARB_SLV_CHOISE_WDT_VAL_MASK                          0xFFFFFFFF

/* DMA0_QM_ARB_SLV_ID */
#define DMA0_QM_ARB_SLV_ID_VAL_SHIFT                                 0
#define DMA0_QM_ARB_SLV_ID_VAL_MASK                                  0x1F

/* DMA0_QM_ARB_MSG_MAX_INFLIGHT */
#define DMA0_QM_ARB_MSG_MAX_INFLIGHT_VAL_SHIFT                       0
#define DMA0_QM_ARB_MSG_MAX_INFLIGHT_VAL_MASK                        0x3F

/* DMA0_QM_ARB_MSG_AWUSER_31_11 */
#define DMA0_QM_ARB_MSG_AWUSER_31_11_VAL_SHIFT                       0
#define DMA0_QM_ARB_MSG_AWUSER_31_11_VAL_MASK                        0x1FFFFF

/* DMA0_QM_ARB_MSG_AWUSER_SEC_PROP */
#define DMA0_QM_ARB_MSG_AWUSER_SEC_PROP_ASID_SHIFT                   0
#define DMA0_QM_ARB_MSG_AWUSER_SEC_PROP_ASID_MASK                    0x3FF
#define DMA0_QM_ARB_MSG_AWUSER_SEC_PROP_MMBP_SHIFT                   10
#define DMA0_QM_ARB_MSG_AWUSER_SEC_PROP_MMBP_MASK                    0x400

/* DMA0_QM_ARB_MSG_AWUSER_NON_SEC_PROP */
#define DMA0_QM_ARB_MSG_AWUSER_NON_SEC_PROP_ASID_SHIFT               0
#define DMA0_QM_ARB_MSG_AWUSER_NON_SEC_PROP_ASID_MASK                0x3FF
#define DMA0_QM_ARB_MSG_AWUSER_NON_SEC_PROP_MMBP_SHIFT               10
#define DMA0_QM_ARB_MSG_AWUSER_NON_SEC_PROP_MMBP_MASK                0x400

/* DMA0_QM_ARB_BASE_LO */
#define DMA0_QM_ARB_BASE_LO_VAL_SHIFT                                0
#define DMA0_QM_ARB_BASE_LO_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_ARB_BASE_HI */
#define DMA0_QM_ARB_BASE_HI_VAL_SHIFT                                0
#define DMA0_QM_ARB_BASE_HI_VAL_MASK                                 0xFFFFFFFF

/* DMA0_QM_ARB_STATE_STS */
#define DMA0_QM_ARB_STATE_STS_VAL_SHIFT                              0
#define DMA0_QM_ARB_STATE_STS_VAL_MASK                               0xFFFFFFFF

/* DMA0_QM_ARB_CHOISE_FULLNESS_STS */
#define DMA0_QM_ARB_CHOISE_FULLNESS_STS_VAL_SHIFT                    0
#define DMA0_QM_ARB_CHOISE_FULLNESS_STS_VAL_MASK                     0x7F

/* DMA0_QM_ARB_MSG_STS */
#define DMA0_QM_ARB_MSG_STS_FULL_SHIFT                               0
#define DMA0_QM_ARB_MSG_STS_FULL_MASK                                0x1
#define DMA0_QM_ARB_MSG_STS_NO_INFLIGHT_SHIFT                        1
#define DMA0_QM_ARB_MSG_STS_NO_INFLIGHT_MASK                         0x2

/* DMA0_QM_ARB_SLV_CHOISE_Q_HEAD */
#define DMA0_QM_ARB_SLV_CHOISE_Q_HEAD_VAL_SHIFT                      0
#define DMA0_QM_ARB_SLV_CHOISE_Q_HEAD_VAL_MASK                       0x3

/* DMA0_QM_ARB_ERR_CAUSE */
#define DMA0_QM_ARB_ERR_CAUSE_CHOISE_OVF_SHIFT                       0
#define DMA0_QM_ARB_ERR_CAUSE_CHOISE_OVF_MASK                        0x1
#define DMA0_QM_ARB_ERR_CAUSE_CHOISE_WDT_SHIFT                       1
#define DMA0_QM_ARB_ERR_CAUSE_CHOISE_WDT_MASK                        0x2
#define DMA0_QM_ARB_ERR_CAUSE_AXI_LBW_ERR_SHIFT                      2
#define DMA0_QM_ARB_ERR_CAUSE_AXI_LBW_ERR_MASK                       0x4

/* DMA0_QM_ARB_ERR_MSG_EN */
#define DMA0_QM_ARB_ERR_MSG_EN_CHOISE_OVF_SHIFT                      0
#define DMA0_QM_ARB_ERR_MSG_EN_CHOISE_OVF_MASK                       0x1
#define DMA0_QM_ARB_ERR_MSG_EN_CHOISE_WDT_SHIFT                      1
#define DMA0_QM_ARB_ERR_MSG_EN_CHOISE_WDT_MASK                       0x2
#define DMA0_QM_ARB_ERR_MSG_EN_AXI_LBW_ERR_SHIFT                     2
#define DMA0_QM_ARB_ERR_MSG_EN_AXI_LBW_ERR_MASK                      0x4

/* DMA0_QM_ARB_ERR_STS_DRP */
#define DMA0_QM_ARB_ERR_STS_DRP_VAL_SHIFT                            0
#define DMA0_QM_ARB_ERR_STS_DRP_VAL_MASK                             0x3

/* DMA0_QM_ARB_MST_CRED_STS */
#define DMA0_QM_ARB_MST_CRED_STS_VAL_SHIFT                           0
#define DMA0_QM_ARB_MST_CRED_STS_VAL_MASK                            0x7F

/* DMA0_QM_CGM_CFG */
#define DMA0_QM_CGM_CFG_IDLE_TH_SHIFT                                0
#define DMA0_QM_CGM_CFG_IDLE_TH_MASK                                 0xFFF
#define DMA0_QM_CGM_CFG_G2F_TH_SHIFT                                 16
#define DMA0_QM_CGM_CFG_G2F_TH_MASK                                  0xFF0000
#define DMA0_QM_CGM_CFG_CP_IDLE_MASK_SHIFT                           24
#define DMA0_QM_CGM_CFG_CP_IDLE_MASK_MASK                            0x1F000000
#define DMA0_QM_CGM_CFG_EN_SHIFT                                     31
#define DMA0_QM_CGM_CFG_EN_MASK                                      0x80000000

/* DMA0_QM_CGM_STS */
#define DMA0_QM_CGM_STS_ST_SHIFT                                     0
#define DMA0_QM_CGM_STS_ST_MASK                                      0x3
#define DMA0_QM_CGM_STS_CG_SHIFT                                     4
#define DMA0_QM_CGM_STS_CG_MASK                                      0x10
#define DMA0_QM_CGM_STS_AGENT_IDLE_SHIFT                             8
#define DMA0_QM_CGM_STS_AGENT_IDLE_MASK                              0x100
#define DMA0_QM_CGM_STS_AXI_IDLE_SHIFT                               9
#define DMA0_QM_CGM_STS_AXI_IDLE_MASK                                0x200
#define DMA0_QM_CGM_STS_CP_IDLE_SHIFT                                10
#define DMA0_QM_CGM_STS_CP_IDLE_MASK                                 0x400

/* DMA0_QM_CGM_CFG1 */
#define DMA0_QM_CGM_CFG1_MASK_TH_SHIFT                               0
#define DMA0_QM_CGM_CFG1_MASK_TH_MASK                                0xFF

/* DMA0_QM_LOCAL_RANGE_BASE */
#define DMA0_QM_LOCAL_RANGE_BASE_VAL_SHIFT                           0
#define DMA0_QM_LOCAL_RANGE_BASE_VAL_MASK                            0xFFFF

/* DMA0_QM_LOCAL_RANGE_SIZE */
#define DMA0_QM_LOCAL_RANGE_SIZE_VAL_SHIFT                           0
#define DMA0_QM_LOCAL_RANGE_SIZE_VAL_MASK                            0xFFFF

/* DMA0_QM_CSMR_STRICT_PRIO_CFG */
#define DMA0_QM_CSMR_STRICT_PRIO_CFG_TYPE_SHIFT                      0
#define DMA0_QM_CSMR_STRICT_PRIO_CFG_TYPE_MASK                       0x1

/* DMA0_QM_HBW_RD_RATE_LIM_CFG_1 */
#define DMA0_QM_HBW_RD_RATE_LIM_CFG_1_TOUT_SHIFT                     0
#define DMA0_QM_HBW_RD_RATE_LIM_CFG_1_TOUT_MASK                      0xFF
#define DMA0_QM_HBW_RD_RATE_LIM_CFG_1_EN_SHIFT                       31
#define DMA0_QM_HBW_RD_RATE_LIM_CFG_1_EN_MASK                        0x80000000

/* DMA0_QM_LBW_WR_RATE_LIM_CFG_0 */
#define DMA0_QM_LBW_WR_RATE_LIM_CFG_0_RST_TOKEN_SHIFT                0
#define DMA0_QM_LBW_WR_RATE_LIM_CFG_0_RST_TOKEN_MASK                 0xFF
#define DMA0_QM_LBW_WR_RATE_LIM_CFG_0_SAT_SHIFT                      16
#define DMA0_QM_LBW_WR_RATE_LIM_CFG_0_SAT_MASK                       0xFF0000

/* DMA0_QM_LBW_WR_RATE_LIM_CFG_1 */
#define DMA0_QM_LBW_WR_RATE_LIM_CFG_1_TOUT_SHIFT                     0
#define DMA0_QM_LBW_WR_RATE_LIM_CFG_1_TOUT_MASK                      0xFF
#define DMA0_QM_LBW_WR_RATE_LIM_CFG_1_EN_SHIFT                       31
#define DMA0_QM_LBW_WR_RATE_LIM_CFG_1_EN_MASK                        0x80000000

/* DMA0_QM_HBW_RD_RATE_LIM_CFG_0 */
#define DMA0_QM_HBW_RD_RATE_LIM_CFG_0_RST_TOKEN_SHIFT                0
#define DMA0_QM_HBW_RD_RATE_LIM_CFG_0_RST_TOKEN_MASK                 0xFF
#define DMA0_QM_HBW_RD_RATE_LIM_CFG_0_SAT_SHIFT                      16
#define DMA0_QM_HBW_RD_RATE_LIM_CFG_0_SAT_MASK                       0xFF0000

/* DMA0_QM_GLBL_AXCACHE */
#define DMA0_QM_GLBL_AXCACHE_AR_SHIFT                                0
#define DMA0_QM_GLBL_AXCACHE_AR_MASK                                 0xF
#define DMA0_QM_GLBL_AXCACHE_AW_SHIFT                                16
#define DMA0_QM_GLBL_AXCACHE_AW_MASK                                 0xF0000

/* DMA0_QM_IND_GW_APB_CFG */
#define DMA0_QM_IND_GW_APB_CFG_ADDR_SHIFT                            0
#define DMA0_QM_IND_GW_APB_CFG_ADDR_MASK                             0x7FFFFFFF
#define DMA0_QM_IND_GW_APB_CFG_CMD_SHIFT                             31
#define DMA0_QM_IND_GW_APB_CFG_CMD_MASK                              0x80000000

/* DMA0_QM_IND_GW_APB_WDATA */
#define DMA0_QM_IND_GW_APB_WDATA_VAL_SHIFT                           0
#define DMA0_QM_IND_GW_APB_WDATA_VAL_MASK                            0xFFFFFFFF

/* DMA0_QM_IND_GW_APB_RDATA */
#define DMA0_QM_IND_GW_APB_RDATA_VAL_SHIFT                           0
#define DMA0_QM_IND_GW_APB_RDATA_VAL_MASK                            0xFFFFFFFF

/* DMA0_QM_IND_GW_APB_STATUS */
#define DMA0_QM_IND_GW_APB_STATUS_RDY_SHIFT                          0
#define DMA0_QM_IND_GW_APB_STATUS_RDY_MASK                           0x1
#define DMA0_QM_IND_GW_APB_STATUS_ERR_SHIFT                          1
#define DMA0_QM_IND_GW_APB_STATUS_ERR_MASK                           0x2

/* DMA0_QM_GLBL_ERR_ADDR_LO */
#define DMA0_QM_GLBL_ERR_ADDR_LO_VAL_SHIFT                           0
#define DMA0_QM_GLBL_ERR_ADDR_LO_VAL_MASK                            0xFFFFFFFF

/* DMA0_QM_GLBL_ERR_ADDR_HI */
#define DMA0_QM_GLBL_ERR_ADDR_HI_VAL_SHIFT                           0
#define DMA0_QM_GLBL_ERR_ADDR_HI_VAL_MASK                            0xFFFFFFFF

/* DMA0_QM_GLBL_ERR_WDATA */
#define DMA0_QM_GLBL_ERR_WDATA_VAL_SHIFT                             0
#define DMA0_QM_GLBL_ERR_WDATA_VAL_MASK                              0xFFFFFFFF

/* DMA0_QM_GLBL_MEM_INIT_BUSY */
#define DMA0_QM_GLBL_MEM_INIT_BUSY_RBUF_SHIFT                        0
#define DMA0_QM_GLBL_MEM_INIT_BUSY_RBUF_MASK                         0xF

#endif /* ASIC_REG_DMA0_QM_MASKS_H_ */