Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 | // SPDX-License-Identifier: GPL-2.0 /* cavium_ptp.c - PTP 1588 clock on Cavium hardware * Copyright (c) 2003-2015, 2017 Cavium, Inc. */ #include <linux/device.h> #include <linux/module.h> #include <linux/timecounter.h> #include <linux/pci.h> #include "cavium_ptp.h" #define DRV_NAME "cavium_ptp" #define PCI_DEVICE_ID_CAVIUM_PTP 0xA00C #define PCI_SUBSYS_DEVID_88XX_PTP 0xA10C #define PCI_SUBSYS_DEVID_81XX_PTP 0XA20C #define PCI_SUBSYS_DEVID_83XX_PTP 0xA30C #define PCI_DEVICE_ID_CAVIUM_RST 0xA00E #define PCI_PTP_BAR_NO 0 #define PCI_RST_BAR_NO 0 #define PTP_CLOCK_CFG 0xF00ULL #define PTP_CLOCK_CFG_PTP_EN BIT(0) #define PTP_CLOCK_LO 0xF08ULL #define PTP_CLOCK_HI 0xF10ULL #define PTP_CLOCK_COMP 0xF18ULL #define RST_BOOT 0x1600ULL #define CLOCK_BASE_RATE 50000000ULL static u64 ptp_cavium_clock_get(void) { struct pci_dev *pdev; void __iomem *base; u64 ret = CLOCK_BASE_RATE * 16; pdev = pci_get_device(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_CAVIUM_RST, NULL); if (!pdev) goto error; base = pci_ioremap_bar(pdev, PCI_RST_BAR_NO); if (!base) goto error_put_pdev; ret = CLOCK_BASE_RATE * ((readq(base + RST_BOOT) >> 33) & 0x3f); iounmap(base); error_put_pdev: pci_dev_put(pdev); error: return ret; } struct cavium_ptp *cavium_ptp_get(void) { struct cavium_ptp *ptp; struct pci_dev *pdev; pdev = pci_get_device(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_CAVIUM_PTP, NULL); if (!pdev) return ERR_PTR(-ENODEV); ptp = pci_get_drvdata(pdev); if (!ptp) ptp = ERR_PTR(-EPROBE_DEFER); if (IS_ERR(ptp)) pci_dev_put(pdev); return ptp; } EXPORT_SYMBOL(cavium_ptp_get); void cavium_ptp_put(struct cavium_ptp *ptp) { if (!ptp) return; pci_dev_put(ptp->pdev); } EXPORT_SYMBOL(cavium_ptp_put); /** * cavium_ptp_adjfine() - Adjust ptp frequency * @ptp_info: PTP clock info * @scaled_ppm: how much to adjust by, in parts per million, but with a * 16 bit binary fractional field */ static int cavium_ptp_adjfine(struct ptp_clock_info *ptp_info, long scaled_ppm) { struct cavium_ptp *clock = container_of(ptp_info, struct cavium_ptp, ptp_info); unsigned long flags; u64 comp; u64 adj; bool neg_adj = false; if (scaled_ppm < 0) { neg_adj = true; scaled_ppm = -scaled_ppm; } /* The hardware adds the clock compensation value to the PTP clock * on every coprocessor clock cycle. Typical convention is that it * represent number of nanosecond betwen each cycle. In this * convention compensation value is in 64 bit fixed-point * representation where upper 32 bits are number of nanoseconds * and lower is fractions of nanosecond. * The scaled_ppm represent the ratio in "parts per bilion" by which the * compensation value should be corrected. * To calculate new compenstation value we use 64bit fixed point * arithmetic on following formula * comp = tbase + tbase * scaled_ppm / (1M * 2^16) * where tbase is the basic compensation value calculated initialy * in cavium_ptp_init() -> tbase = 1/Hz. Then we use endian * independent structure definition to write data to PTP register. */ comp = ((u64)1000000000ull << 32) / clock->clock_rate; adj = comp * scaled_ppm; adj >>= 16; adj = div_u64(adj, 1000000ull); comp = neg_adj ? comp - adj : comp + adj; spin_lock_irqsave(&clock->spin_lock, flags); writeq(comp, clock->reg_base + PTP_CLOCK_COMP); spin_unlock_irqrestore(&clock->spin_lock, flags); return 0; } /** * cavium_ptp_adjtime() - Adjust ptp time * @ptp_info: PTP clock info * @delta: how much to adjust by, in nanosecs */ static int cavium_ptp_adjtime(struct ptp_clock_info *ptp_info, s64 delta) { struct cavium_ptp *clock = container_of(ptp_info, struct cavium_ptp, ptp_info); unsigned long flags; spin_lock_irqsave(&clock->spin_lock, flags); timecounter_adjtime(&clock->time_counter, delta); spin_unlock_irqrestore(&clock->spin_lock, flags); /* Sync, for network driver to get latest value */ smp_mb(); return 0; } /** * cavium_ptp_gettime() - Get hardware clock time with adjustment * @ptp_info: PTP clock info * @ts: timespec */ static int cavium_ptp_gettime(struct ptp_clock_info *ptp_info, struct timespec64 *ts) { struct cavium_ptp *clock = container_of(ptp_info, struct cavium_ptp, ptp_info); unsigned long flags; u64 nsec; spin_lock_irqsave(&clock->spin_lock, flags); nsec = timecounter_read(&clock->time_counter); spin_unlock_irqrestore(&clock->spin_lock, flags); *ts = ns_to_timespec64(nsec); return 0; } /** * cavium_ptp_settime() - Set hardware clock time. Reset adjustment * @ptp_info: PTP clock info * @ts: timespec */ static int cavium_ptp_settime(struct ptp_clock_info *ptp_info, const struct timespec64 *ts) { struct cavium_ptp *clock = container_of(ptp_info, struct cavium_ptp, ptp_info); unsigned long flags; u64 nsec; nsec = timespec64_to_ns(ts); spin_lock_irqsave(&clock->spin_lock, flags); timecounter_init(&clock->time_counter, &clock->cycle_counter, nsec); spin_unlock_irqrestore(&clock->spin_lock, flags); return 0; } /** * cavium_ptp_enable() - Request to enable or disable an ancillary feature. * @ptp_info: PTP clock info * @rq: request * @on: is it on */ static int cavium_ptp_enable(struct ptp_clock_info *ptp_info, struct ptp_clock_request *rq, int on) { return -EOPNOTSUPP; } static u64 cavium_ptp_cc_read(const struct cyclecounter *cc) { struct cavium_ptp *clock = container_of(cc, struct cavium_ptp, cycle_counter); return readq(clock->reg_base + PTP_CLOCK_HI); } static int cavium_ptp_probe(struct pci_dev *pdev, const struct pci_device_id *ent) { struct device *dev = &pdev->dev; struct cavium_ptp *clock; struct cyclecounter *cc; u64 clock_cfg; u64 clock_comp; int err; clock = devm_kzalloc(dev, sizeof(*clock), GFP_KERNEL); if (!clock) { err = -ENOMEM; goto error; } clock->pdev = pdev; err = pcim_enable_device(pdev); if (err) goto error_free; err = pcim_iomap_regions(pdev, 1 << PCI_PTP_BAR_NO, pci_name(pdev)); if (err) goto error_free; clock->reg_base = pcim_iomap_table(pdev)[PCI_PTP_BAR_NO]; spin_lock_init(&clock->spin_lock); cc = &clock->cycle_counter; cc->read = cavium_ptp_cc_read; cc->mask = CYCLECOUNTER_MASK(64); cc->mult = 1; cc->shift = 0; timecounter_init(&clock->time_counter, &clock->cycle_counter, ktime_to_ns(ktime_get_real())); clock->clock_rate = ptp_cavium_clock_get(); clock->ptp_info = (struct ptp_clock_info) { .owner = THIS_MODULE, .name = "ThunderX PTP", .max_adj = 1000000000ull, .n_ext_ts = 0, .n_pins = 0, .pps = 0, .adjfine = cavium_ptp_adjfine, .adjtime = cavium_ptp_adjtime, .gettime64 = cavium_ptp_gettime, .settime64 = cavium_ptp_settime, .enable = cavium_ptp_enable, }; clock_cfg = readq(clock->reg_base + PTP_CLOCK_CFG); clock_cfg |= PTP_CLOCK_CFG_PTP_EN; writeq(clock_cfg, clock->reg_base + PTP_CLOCK_CFG); clock_comp = ((u64)1000000000ull << 32) / clock->clock_rate; writeq(clock_comp, clock->reg_base + PTP_CLOCK_COMP); clock->ptp_clock = ptp_clock_register(&clock->ptp_info, dev); if (IS_ERR(clock->ptp_clock)) { err = PTR_ERR(clock->ptp_clock); goto error_stop; } pci_set_drvdata(pdev, clock); return 0; error_stop: clock_cfg = readq(clock->reg_base + PTP_CLOCK_CFG); clock_cfg &= ~PTP_CLOCK_CFG_PTP_EN; writeq(clock_cfg, clock->reg_base + PTP_CLOCK_CFG); pcim_iounmap_regions(pdev, 1 << PCI_PTP_BAR_NO); error_free: devm_kfree(dev, clock); error: /* For `cavium_ptp_get()` we need to differentiate between the case * when the core has not tried to probe this device and the case when * the probe failed. In the later case we pretend that the * initialization was successful and keep the error in * `dev->driver_data`. */ pci_set_drvdata(pdev, ERR_PTR(err)); return 0; } static void cavium_ptp_remove(struct pci_dev *pdev) { struct cavium_ptp *clock = pci_get_drvdata(pdev); u64 clock_cfg; if (IS_ERR_OR_NULL(clock)) return; ptp_clock_unregister(clock->ptp_clock); clock_cfg = readq(clock->reg_base + PTP_CLOCK_CFG); clock_cfg &= ~PTP_CLOCK_CFG_PTP_EN; writeq(clock_cfg, clock->reg_base + PTP_CLOCK_CFG); } static const struct pci_device_id cavium_ptp_id_table[] = { { PCI_DEVICE_SUB(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_CAVIUM_PTP, PCI_VENDOR_ID_CAVIUM, PCI_SUBSYS_DEVID_88XX_PTP) }, { PCI_DEVICE_SUB(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_CAVIUM_PTP, PCI_VENDOR_ID_CAVIUM, PCI_SUBSYS_DEVID_81XX_PTP) }, { PCI_DEVICE_SUB(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_CAVIUM_PTP, PCI_VENDOR_ID_CAVIUM, PCI_SUBSYS_DEVID_83XX_PTP) }, { 0, } }; static struct pci_driver cavium_ptp_driver = { .name = DRV_NAME, .id_table = cavium_ptp_id_table, .probe = cavium_ptp_probe, .remove = cavium_ptp_remove, }; module_pci_driver(cavium_ptp_driver); MODULE_DESCRIPTION(DRV_NAME); MODULE_AUTHOR("Cavium Networks <support@cavium.com>"); MODULE_LICENSE("GPL v2"); MODULE_DEVICE_TABLE(pci, cavium_ptp_id_table); |