Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 | // SPDX-License-Identifier: GPL-2.0-or-later /* * MPC8641 HPCN Device Tree Source * * Copyright 2008-2009 Freescale Semiconductor Inc. */ /include/ "mpc8641si-pre.dtsi" / { model = "MPC8641HPCN"; compatible = "fsl,mpc8641hpcn"; #address-cells = <2>; #size-cells = <2>; memory { device_type = "memory"; reg = <0x0 0x00000000 0x0 0x40000000>; // 1G at 0x0 }; lbc: localbus@fffe05000 { reg = <0x0f 0xffe05000 0x0 0x1000>; ranges = <0 0 0xf 0xef800000 0x00800000 2 0 0xf 0xffdf8000 0x00008000 3 0 0xf 0xffdf0000 0x00008000>; flash@0,0 { compatible = "cfi-flash"; reg = <0 0 0x00800000>; bank-width = <2>; device-width = <2>; #address-cells = <1>; #size-cells = <1>; partition@0 { label = "kernel"; reg = <0x00000000 0x00300000>; }; partition@300000 { label = "firmware b"; reg = <0x00300000 0x00100000>; read-only; }; partition@400000 { label = "fs"; reg = <0x00400000 0x00300000>; }; partition@700000 { label = "firmware a"; reg = <0x00700000 0x00100000>; read-only; }; }; }; soc: soc8641@fffe00000 { ranges = <0x00000000 0x0f 0xffe00000 0x00100000>; enet0: ethernet@24000 { tbi-handle = <&tbi0>; phy-handle = <&phy0>; phy-connection-type = "rgmii-id"; }; mdio@24520 { phy0: ethernet-phy@0 { interrupts = <10 1 0 0>; reg = <0>; }; phy1: ethernet-phy@1 { interrupts = <10 1 0 0>; reg = <1>; }; phy2: ethernet-phy@2 { interrupts = <10 1 0 0>; reg = <2>; }; phy3: ethernet-phy@3 { interrupts = <10 1 0 0>; reg = <3>; }; tbi0: tbi-phy@11 { reg = <0x11>; device_type = "tbi-phy"; }; }; enet1: ethernet@25000 { tbi-handle = <&tbi1>; phy-handle = <&phy1>; phy-connection-type = "rgmii-id"; }; mdio@25520 { tbi1: tbi-phy@11 { reg = <0x11>; device_type = "tbi-phy"; }; }; enet2: ethernet@26000 { tbi-handle = <&tbi2>; phy-handle = <&phy2>; phy-connection-type = "rgmii-id"; }; mdio@26520 { tbi2: tbi-phy@11 { reg = <0x11>; device_type = "tbi-phy"; }; }; enet3: ethernet@27000 { tbi-handle = <&tbi3>; phy-handle = <&phy3>; phy-connection-type = "rgmii-id"; }; mdio@27520 { tbi3: tbi-phy@11 { reg = <0x11>; device_type = "tbi-phy"; }; }; }; pci0: pcie@fffe08000 { reg = <0x0f 0xffe08000 0x0 0x1000>; ranges = <0x02000000 0x0 0xe0000000 0x0c 0x00000000 0x0 0x20000000 0x01000000 0x0 0x00000000 0x0f 0xffc00000 0x0 0x00010000>; interrupt-map-mask = <0xff00 0 0 7>; interrupt-map = < /* IDSEL 0x11 func 0 - PCI slot 1 */ 0x8800 0 0 1 &mpic 2 1 0 0 0x8800 0 0 2 &mpic 3 1 0 0 0x8800 0 0 3 &mpic 4 1 0 0 0x8800 0 0 4 &mpic 1 1 0 0 /* IDSEL 0x11 func 1 - PCI slot 1 */ 0x8900 0 0 1 &mpic 2 1 0 0 0x8900 0 0 2 &mpic 3 1 0 0 0x8900 0 0 3 &mpic 4 1 0 0 0x8900 0 0 4 &mpic 1 1 0 0 /* IDSEL 0x11 func 2 - PCI slot 1 */ 0x8a00 0 0 1 &mpic 2 1 0 0 0x8a00 0 0 2 &mpic 3 1 0 0 0x8a00 0 0 3 &mpic 4 1 0 0 0x8a00 0 0 4 &mpic 1 1 0 0 /* IDSEL 0x11 func 3 - PCI slot 1 */ 0x8b00 0 0 1 &mpic 2 1 0 0 0x8b00 0 0 2 &mpic 3 1 0 0 0x8b00 0 0 3 &mpic 4 1 0 0 0x8b00 0 0 4 &mpic 1 1 0 0 /* IDSEL 0x11 func 4 - PCI slot 1 */ 0x8c00 0 0 1 &mpic 2 1 0 0 0x8c00 0 0 2 &mpic 3 1 0 0 0x8c00 0 0 3 &mpic 4 1 0 0 0x8c00 0 0 4 &mpic 1 1 0 0 /* IDSEL 0x11 func 5 - PCI slot 1 */ 0x8d00 0 0 1 &mpic 2 1 0 0 0x8d00 0 0 2 &mpic 3 1 0 0 0x8d00 0 0 3 &mpic 4 1 0 0 0x8d00 0 0 4 &mpic 1 1 0 0 /* IDSEL 0x11 func 6 - PCI slot 1 */ 0x8e00 0 0 1 &mpic 2 1 0 0 0x8e00 0 0 2 &mpic 3 1 0 0 0x8e00 0 0 3 &mpic 4 1 0 0 0x8e00 0 0 4 &mpic 1 1 0 0 /* IDSEL 0x11 func 7 - PCI slot 1 */ 0x8f00 0 0 1 &mpic 2 1 0 0 0x8f00 0 0 2 &mpic 3 1 0 0 0x8f00 0 0 3 &mpic 4 1 0 0 0x8f00 0 0 4 &mpic 1 1 0 0 /* IDSEL 0x12 func 0 - PCI slot 2 */ 0x9000 0 0 1 &mpic 3 1 0 0 0x9000 0 0 2 &mpic 4 1 0 0 0x9000 0 0 3 &mpic 1 1 0 0 0x9000 0 0 4 &mpic 2 1 0 0 /* IDSEL 0x12 func 1 - PCI slot 2 */ 0x9100 0 0 1 &mpic 3 1 0 0 0x9100 0 0 2 &mpic 4 1 0 0 0x9100 0 0 3 &mpic 1 1 0 0 0x9100 0 0 4 &mpic 2 1 0 0 /* IDSEL 0x12 func 2 - PCI slot 2 */ 0x9200 0 0 1 &mpic 3 1 0 0 0x9200 0 0 2 &mpic 4 1 0 0 0x9200 0 0 3 &mpic 1 1 0 0 0x9200 0 0 4 &mpic 2 1 0 0 /* IDSEL 0x12 func 3 - PCI slot 2 */ 0x9300 0 0 1 &mpic 3 1 0 0 0x9300 0 0 2 &mpic 4 1 0 0 0x9300 0 0 3 &mpic 1 1 0 0 0x9300 0 0 4 &mpic 2 1 0 0 /* IDSEL 0x12 func 4 - PCI slot 2 */ 0x9400 0 0 1 &mpic 3 1 0 0 0x9400 0 0 2 &mpic 4 1 0 0 0x9400 0 0 3 &mpic 1 1 0 0 0x9400 0 0 4 &mpic 2 1 0 0 /* IDSEL 0x12 func 5 - PCI slot 2 */ 0x9500 0 0 1 &mpic 3 1 0 0 0x9500 0 0 2 &mpic 4 1 0 0 0x9500 0 0 3 &mpic 1 1 0 0 0x9500 0 0 4 &mpic 2 1 0 0 /* IDSEL 0x12 func 6 - PCI slot 2 */ 0x9600 0 0 1 &mpic 3 1 0 0 0x9600 0 0 2 &mpic 4 1 0 0 0x9600 0 0 3 &mpic 1 1 0 0 0x9600 0 0 4 &mpic 2 1 0 0 /* IDSEL 0x12 func 7 - PCI slot 2 */ 0x9700 0 0 1 &mpic 3 1 0 0 0x9700 0 0 2 &mpic 4 1 0 0 0x9700 0 0 3 &mpic 1 1 0 0 0x9700 0 0 4 &mpic 2 1 0 0 // IDSEL 0x1c USB 0xe000 0 0 1 &i8259 12 2 0xe100 0 0 2 &i8259 9 2 0xe200 0 0 3 &i8259 10 2 0xe300 0 0 4 &i8259 11 2 // IDSEL 0x1d Audio 0xe800 0 0 1 &i8259 6 2 // IDSEL 0x1e Legacy 0xf000 0 0 1 &i8259 7 2 0xf100 0 0 1 &i8259 7 2 // IDSEL 0x1f IDE/SATA 0xf800 0 0 1 &i8259 14 2 0xf900 0 0 1 &i8259 5 2 >; pcie@0 { ranges = <0x02000000 0x0 0xe0000000 0x02000000 0x0 0xe0000000 0x0 0x20000000 0x01000000 0x0 0x00000000 0x01000000 0x0 0x00000000 0x0 0x00010000>; uli1575@0 { reg = <0 0 0 0 0>; #size-cells = <2>; #address-cells = <3>; ranges = <0x02000000 0x0 0xe0000000 0x02000000 0x0 0xe0000000 0x0 0x20000000 0x01000000 0x0 0x00000000 0x01000000 0x0 0x00000000 0x0 0x00010000>; isa@1e { device_type = "isa"; #size-cells = <1>; #address-cells = <2>; reg = <0xf000 0 0 0 0>; ranges = <1 0 0x01000000 0 0 0x00001000>; interrupt-parent = <&i8259>; i8259: interrupt-controller@20 { reg = <1 0x20 2 1 0xa0 2 1 0x4d0 2>; interrupt-controller; device_type = "interrupt-controller"; #address-cells = <0>; #interrupt-cells = <2>; compatible = "chrp,iic"; interrupts = <9 2 0 0>; }; i8042@60 { #size-cells = <0>; #address-cells = <1>; reg = <1 0x60 1 1 0x64 1>; interrupts = <1 3 12 3>; interrupt-parent = <&i8259>; keyboard@0 { reg = <0>; compatible = "pnpPNP,303"; }; mouse@1 { reg = <1>; compatible = "pnpPNP,f03"; }; }; rtc@70 { compatible = "pnpPNP,b00"; reg = <1 0x70 2>; }; gpio@400 { reg = <1 0x400 0x80>; }; }; }; }; }; pci1: pcie@fffe09000 { reg = <0x0f 0xffe09000 0x0 0x1000>; ranges = <0x02000000 0x0 0xe0000000 0x0c 0x20000000 0x0 0x20000000 0x01000000 0x0 0x00000000 0x0f 0xffc10000 0x0 0x00010000>; pcie@0 { ranges = <0x02000000 0x0 0xe0000000 0x02000000 0x0 0xe0000000 0x0 0x20000000 0x01000000 0x0 0x00000000 0x01000000 0x0 0x00000000 0x0 0x00010000>; }; }; }; /include/ "mpc8641si-post.dtsi" |