Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 | // SPDX-License-Identifier: GPL-2.0 /* * KFR2R09 LCD panel support * * Copyright (C) 2009 Magnus Damm * * Register settings based on the out-of-tree t33fb.c driver * Copyright (C) 2008 Lineo Solutions, Inc. */ #include <linux/delay.h> #include <linux/err.h> #include <linux/fb.h> #include <linux/init.h> #include <linux/kernel.h> #include <linux/module.h> #include <linux/gpio.h> #include <video/sh_mobile_lcdc.h> #include <mach/kfr2r09.h> #include <cpu/sh7724.h> /* The on-board LCD module is a Hitachi TX07D34VM0AAA. This module is made * up of a 240x400 LCD hooked up to a R61517 driver IC. The driver IC is * communicating with the main port of the LCDC using an 18-bit SYS interface. * * The device code for this LCD module is 0x01221517. */ static const unsigned char data_frame_if[] = { 0x02, /* WEMODE: 1=cont, 0=one-shot */ 0x00, 0x00, 0x00, /* EPF, DFM */ 0x02, /* RIM[1] : 1 (18bpp) */ }; static const unsigned char data_panel[] = { 0x0b, 0x63, /* 400 lines */ 0x04, 0x00, 0x00, 0x04, 0x11, 0x00, 0x00, }; static const unsigned char data_timing[] = { 0x00, 0x00, 0x13, 0x08, 0x08, }; static const unsigned char data_timing_src[] = { 0x11, 0x01, 0x00, 0x01, }; static const unsigned char data_gamma[] = { 0x01, 0x02, 0x08, 0x23, 0x03, 0x0c, 0x00, 0x06, 0x00, 0x00, 0x01, 0x00, 0x0c, 0x23, 0x03, 0x08, 0x02, 0x06, 0x00, 0x00, }; static const unsigned char data_power[] = { 0x07, 0xc5, 0xdc, 0x02, 0x33, 0x0a, }; static unsigned long read_reg(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so) { return so->read_data(sohandle); } static void write_reg(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so, int i, unsigned long v) { if (i) so->write_data(sohandle, v); /* PTH4/LCDRS High [param, 17:0] */ else so->write_index(sohandle, v); /* PTH4/LCDRS Low [cmd, 7:0] */ } static void write_data(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so, unsigned char const *data, int no_data) { int i; for (i = 0; i < no_data; i++) write_reg(sohandle, so, 1, data[i]); } static unsigned long read_device_code(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so) { unsigned long device_code; /* access protect OFF */ write_reg(sohandle, so, 0, 0xb0); write_reg(sohandle, so, 1, 0x00); /* deep standby OFF */ write_reg(sohandle, so, 0, 0xb1); write_reg(sohandle, so, 1, 0x00); /* device code command */ write_reg(sohandle, so, 0, 0xbf); mdelay(50); /* dummy read */ read_reg(sohandle, so); /* read device code */ device_code = ((read_reg(sohandle, so) & 0xff) << 24); device_code |= ((read_reg(sohandle, so) & 0xff) << 16); device_code |= ((read_reg(sohandle, so) & 0xff) << 8); device_code |= (read_reg(sohandle, so) & 0xff); return device_code; } static void write_memory_start(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so) { write_reg(sohandle, so, 0, 0x2c); } static void clear_memory(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so) { int i; /* write start */ write_memory_start(sohandle, so); /* paint it black */ for (i = 0; i < (240 * 400); i++) write_reg(sohandle, so, 1, 0x00); } static void display_on(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so) { /* access protect off */ write_reg(sohandle, so, 0, 0xb0); write_reg(sohandle, so, 1, 0x00); /* exit deep standby mode */ write_reg(sohandle, so, 0, 0xb1); write_reg(sohandle, so, 1, 0x00); /* frame memory I/F */ write_reg(sohandle, so, 0, 0xb3); write_data(sohandle, so, data_frame_if, ARRAY_SIZE(data_frame_if)); /* display mode and frame memory write mode */ write_reg(sohandle, so, 0, 0xb4); write_reg(sohandle, so, 1, 0x00); /* DBI, internal clock */ /* panel */ write_reg(sohandle, so, 0, 0xc0); write_data(sohandle, so, data_panel, ARRAY_SIZE(data_panel)); /* timing (normal) */ write_reg(sohandle, so, 0, 0xc1); write_data(sohandle, so, data_timing, ARRAY_SIZE(data_timing)); /* timing (partial) */ write_reg(sohandle, so, 0, 0xc2); write_data(sohandle, so, data_timing, ARRAY_SIZE(data_timing)); /* timing (idle) */ write_reg(sohandle, so, 0, 0xc3); write_data(sohandle, so, data_timing, ARRAY_SIZE(data_timing)); /* timing (source/VCOM/gate driving) */ write_reg(sohandle, so, 0, 0xc4); write_data(sohandle, so, data_timing_src, ARRAY_SIZE(data_timing_src)); /* gamma (red) */ write_reg(sohandle, so, 0, 0xc8); write_data(sohandle, so, data_gamma, ARRAY_SIZE(data_gamma)); /* gamma (green) */ write_reg(sohandle, so, 0, 0xc9); write_data(sohandle, so, data_gamma, ARRAY_SIZE(data_gamma)); /* gamma (blue) */ write_reg(sohandle, so, 0, 0xca); write_data(sohandle, so, data_gamma, ARRAY_SIZE(data_gamma)); /* power (common) */ write_reg(sohandle, so, 0, 0xd0); write_data(sohandle, so, data_power, ARRAY_SIZE(data_power)); /* VCOM */ write_reg(sohandle, so, 0, 0xd1); write_reg(sohandle, so, 1, 0x00); write_reg(sohandle, so, 1, 0x0f); write_reg(sohandle, so, 1, 0x02); /* power (normal) */ write_reg(sohandle, so, 0, 0xd2); write_reg(sohandle, so, 1, 0x63); write_reg(sohandle, so, 1, 0x24); /* power (partial) */ write_reg(sohandle, so, 0, 0xd3); write_reg(sohandle, so, 1, 0x63); write_reg(sohandle, so, 1, 0x24); /* power (idle) */ write_reg(sohandle, so, 0, 0xd4); write_reg(sohandle, so, 1, 0x63); write_reg(sohandle, so, 1, 0x24); write_reg(sohandle, so, 0, 0xd8); write_reg(sohandle, so, 1, 0x77); write_reg(sohandle, so, 1, 0x77); /* TE signal */ write_reg(sohandle, so, 0, 0x35); write_reg(sohandle, so, 1, 0x00); /* TE signal line */ write_reg(sohandle, so, 0, 0x44); write_reg(sohandle, so, 1, 0x00); write_reg(sohandle, so, 1, 0x00); /* column address */ write_reg(sohandle, so, 0, 0x2a); write_reg(sohandle, so, 1, 0x00); write_reg(sohandle, so, 1, 0x00); write_reg(sohandle, so, 1, 0x00); write_reg(sohandle, so, 1, 0xef); /* page address */ write_reg(sohandle, so, 0, 0x2b); write_reg(sohandle, so, 1, 0x00); write_reg(sohandle, so, 1, 0x00); write_reg(sohandle, so, 1, 0x01); write_reg(sohandle, so, 1, 0x8f); /* exit sleep mode */ write_reg(sohandle, so, 0, 0x11); mdelay(120); /* clear vram */ clear_memory(sohandle, so); /* display ON */ write_reg(sohandle, so, 0, 0x29); mdelay(1); write_memory_start(sohandle, so); } int kfr2r09_lcd_setup(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so) { /* power on */ gpio_set_value(GPIO_PTF4, 0); /* PROTECT/ -> L */ gpio_set_value(GPIO_PTE4, 0); /* LCD_RST/ -> L */ gpio_set_value(GPIO_PTF4, 1); /* PROTECT/ -> H */ udelay(1100); gpio_set_value(GPIO_PTE4, 1); /* LCD_RST/ -> H */ udelay(10); gpio_set_value(GPIO_PTF4, 0); /* PROTECT/ -> L */ mdelay(20); if (read_device_code(sohandle, so) != 0x01221517) return -ENODEV; pr_info("KFR2R09 WQVGA LCD Module detected.\n"); display_on(sohandle, so); return 0; } void kfr2r09_lcd_start(void *sohandle, struct sh_mobile_lcdc_sys_bus_ops *so) { write_memory_start(sohandle, so); } |