Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 | // SPDX-License-Identifier: (GPL-2.0 OR MIT) /* * Copyright (C) 2020 MediaTek Inc. * Author: Seiya Wang <seiya.wang@mediatek.com> */ /dts-v1/; #include <dt-bindings/clock/mt8192-clk.h> #include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/interrupt-controller/irq.h> #include <dt-bindings/memory/mt8192-larb-port.h> #include <dt-bindings/pinctrl/mt8192-pinfunc.h> #include <dt-bindings/phy/phy.h> #include <dt-bindings/power/mt8192-power.h> / { compatible = "mediatek,mt8192"; interrupt-parent = <&gic>; #address-cells = <2>; #size-cells = <2>; clk26m: oscillator0 { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <26000000>; clock-output-names = "clk26m"; }; clk32k: oscillator1 { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <32768>; clock-output-names = "clk32k"; }; cpus { #address-cells = <1>; #size-cells = <0>; cpu0: cpu@0 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x000>; enable-method = "psci"; clock-frequency = <1701000000>; cpu-idle-states = <&cpu_sleep_l &cluster_sleep_l>; next-level-cache = <&l2_0>; capacity-dmips-mhz = <530>; }; cpu1: cpu@100 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x100>; enable-method = "psci"; clock-frequency = <1701000000>; cpu-idle-states = <&cpu_sleep_l &cluster_sleep_l>; next-level-cache = <&l2_0>; capacity-dmips-mhz = <530>; }; cpu2: cpu@200 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x200>; enable-method = "psci"; clock-frequency = <1701000000>; cpu-idle-states = <&cpu_sleep_l &cluster_sleep_l>; next-level-cache = <&l2_0>; capacity-dmips-mhz = <530>; }; cpu3: cpu@300 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x300>; enable-method = "psci"; clock-frequency = <1701000000>; cpu-idle-states = <&cpu_sleep_l &cluster_sleep_l>; next-level-cache = <&l2_0>; capacity-dmips-mhz = <530>; }; cpu4: cpu@400 { device_type = "cpu"; compatible = "arm,cortex-a76"; reg = <0x400>; enable-method = "psci"; clock-frequency = <2171000000>; cpu-idle-states = <&cpu_sleep_b &cluster_sleep_b>; next-level-cache = <&l2_1>; capacity-dmips-mhz = <1024>; }; cpu5: cpu@500 { device_type = "cpu"; compatible = "arm,cortex-a76"; reg = <0x500>; enable-method = "psci"; clock-frequency = <2171000000>; cpu-idle-states = <&cpu_sleep_b &cluster_sleep_b>; next-level-cache = <&l2_1>; capacity-dmips-mhz = <1024>; }; cpu6: cpu@600 { device_type = "cpu"; compatible = "arm,cortex-a76"; reg = <0x600>; enable-method = "psci"; clock-frequency = <2171000000>; cpu-idle-states = <&cpu_sleep_b &cluster_sleep_b>; next-level-cache = <&l2_1>; capacity-dmips-mhz = <1024>; }; cpu7: cpu@700 { device_type = "cpu"; compatible = "arm,cortex-a76"; reg = <0x700>; enable-method = "psci"; clock-frequency = <2171000000>; cpu-idle-states = <&cpu_sleep_b &cluster_sleep_b>; next-level-cache = <&l2_1>; capacity-dmips-mhz = <1024>; }; cpu-map { cluster0 { core0 { cpu = <&cpu0>; }; core1 { cpu = <&cpu1>; }; core2 { cpu = <&cpu2>; }; core3 { cpu = <&cpu3>; }; }; cluster1 { core0 { cpu = <&cpu4>; }; core1 { cpu = <&cpu5>; }; core2 { cpu = <&cpu6>; }; core3 { cpu = <&cpu7>; }; }; }; l2_0: l2-cache0 { compatible = "cache"; next-level-cache = <&l3_0>; }; l2_1: l2-cache1 { compatible = "cache"; next-level-cache = <&l3_0>; }; l3_0: l3-cache { compatible = "cache"; }; idle-states { entry-method = "psci"; cpu_sleep_l: cpu-sleep-l { compatible = "arm,idle-state"; arm,psci-suspend-param = <0x00010001>; local-timer-stop; entry-latency-us = <55>; exit-latency-us = <140>; min-residency-us = <780>; }; cpu_sleep_b: cpu-sleep-b { compatible = "arm,idle-state"; arm,psci-suspend-param = <0x00010001>; local-timer-stop; entry-latency-us = <35>; exit-latency-us = <145>; min-residency-us = <720>; }; cluster_sleep_l: cluster-sleep-l { compatible = "arm,idle-state"; arm,psci-suspend-param = <0x01010002>; local-timer-stop; entry-latency-us = <60>; exit-latency-us = <155>; min-residency-us = <860>; }; cluster_sleep_b: cluster-sleep-b { compatible = "arm,idle-state"; arm,psci-suspend-param = <0x01010002>; local-timer-stop; entry-latency-us = <40>; exit-latency-us = <155>; min-residency-us = <780>; }; }; }; pmu-a55 { compatible = "arm,cortex-a55-pmu"; interrupt-parent = <&gic>; interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; }; pmu-a76 { compatible = "arm,cortex-a76-pmu"; interrupt-parent = <&gic>; interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; }; psci { compatible = "arm,psci-1.0"; method = "smc"; }; timer: timer { compatible = "arm,armv8-timer"; interrupt-parent = <&gic>; interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; clock-frequency = <13000000>; }; soc { #address-cells = <2>; #size-cells = <2>; compatible = "simple-bus"; ranges; gic: interrupt-controller@c000000 { compatible = "arm,gic-v3"; #interrupt-cells = <4>; #redistributor-regions = <1>; interrupt-parent = <&gic>; interrupt-controller; reg = <0 0x0c000000 0 0x40000>, <0 0x0c040000 0 0x200000>; interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; ppi-partitions { ppi_cluster0: interrupt-partition-0 { affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; }; ppi_cluster1: interrupt-partition-1 { affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; }; }; }; topckgen: syscon@10000000 { compatible = "mediatek,mt8192-topckgen", "syscon"; reg = <0 0x10000000 0 0x1000>; #clock-cells = <1>; }; infracfg: syscon@10001000 { compatible = "mediatek,mt8192-infracfg", "syscon"; reg = <0 0x10001000 0 0x1000>; #clock-cells = <1>; }; pericfg: syscon@10003000 { compatible = "mediatek,mt8192-pericfg", "syscon"; reg = <0 0x10003000 0 0x1000>; #clock-cells = <1>; }; pio: pinctrl@10005000 { compatible = "mediatek,mt8192-pinctrl"; reg = <0 0x10005000 0 0x1000>, <0 0x11c20000 0 0x1000>, <0 0x11d10000 0 0x1000>, <0 0x11d30000 0 0x1000>, <0 0x11d40000 0 0x1000>, <0 0x11e20000 0 0x1000>, <0 0x11e70000 0 0x1000>, <0 0x11ea0000 0 0x1000>, <0 0x11f20000 0 0x1000>, <0 0x11f30000 0 0x1000>, <0 0x1000b000 0 0x1000>; reg-names = "iocfg0", "iocfg_rm", "iocfg_bm", "iocfg_bl", "iocfg_br", "iocfg_lm", "iocfg_lb", "iocfg_rt", "iocfg_lt", "iocfg_tl", "eint"; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&pio 0 0 220>; interrupt-controller; interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH 0>; #interrupt-cells = <2>; }; scpsys: syscon@10006000 { compatible = "syscon", "simple-mfd"; reg = <0 0x10006000 0 0x1000>; #power-domain-cells = <1>; /* System Power Manager */ spm: power-controller { compatible = "mediatek,mt8192-power-controller"; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; /* power domain of the SoC */ power-domain@MT8192_POWER_DOMAIN_AUDIO { reg = <MT8192_POWER_DOMAIN_AUDIO>; clocks = <&topckgen CLK_TOP_AUD_INTBUS_SEL>, <&infracfg CLK_INFRA_AUDIO_26M_B>, <&infracfg CLK_INFRA_AUDIO>; clock-names = "audio", "audio1", "audio2"; mediatek,infracfg = <&infracfg>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_CONN { reg = <MT8192_POWER_DOMAIN_CONN>; clocks = <&infracfg CLK_INFRA_PMIC_CONN>; clock-names = "conn"; mediatek,infracfg = <&infracfg>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_MFG0 { reg = <MT8192_POWER_DOMAIN_MFG0>; clocks = <&topckgen CLK_TOP_MFG_PLL_SEL>; clock-names = "mfg"; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8192_POWER_DOMAIN_MFG1 { reg = <MT8192_POWER_DOMAIN_MFG1>; mediatek,infracfg = <&infracfg>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8192_POWER_DOMAIN_MFG2 { reg = <MT8192_POWER_DOMAIN_MFG2>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_MFG3 { reg = <MT8192_POWER_DOMAIN_MFG3>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_MFG4 { reg = <MT8192_POWER_DOMAIN_MFG4>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_MFG5 { reg = <MT8192_POWER_DOMAIN_MFG5>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_MFG6 { reg = <MT8192_POWER_DOMAIN_MFG6>; #power-domain-cells = <0>; }; }; }; power-domain@MT8192_POWER_DOMAIN_DISP { reg = <MT8192_POWER_DOMAIN_DISP>; clocks = <&topckgen CLK_TOP_DISP_SEL>, <&mmsys CLK_MM_SMI_INFRA>, <&mmsys CLK_MM_SMI_COMMON>, <&mmsys CLK_MM_SMI_GALS>, <&mmsys CLK_MM_SMI_IOMMU>; clock-names = "disp", "disp-0", "disp-1", "disp-2", "disp-3"; mediatek,infracfg = <&infracfg>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8192_POWER_DOMAIN_IPE { reg = <MT8192_POWER_DOMAIN_IPE>; clocks = <&topckgen CLK_TOP_IPE_SEL>, <&ipesys CLK_IPE_LARB19>, <&ipesys CLK_IPE_LARB20>, <&ipesys CLK_IPE_SMI_SUBCOM>, <&ipesys CLK_IPE_GALS>; clock-names = "ipe", "ipe-0", "ipe-1", "ipe-2", "ipe-3"; mediatek,infracfg = <&infracfg>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_ISP { reg = <MT8192_POWER_DOMAIN_ISP>; clocks = <&topckgen CLK_TOP_IMG1_SEL>, <&imgsys CLK_IMG_LARB9>, <&imgsys CLK_IMG_GALS>; clock-names = "isp", "isp-0", "isp-1"; mediatek,infracfg = <&infracfg>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_ISP2 { reg = <MT8192_POWER_DOMAIN_ISP2>; clocks = <&topckgen CLK_TOP_IMG2_SEL>, <&imgsys2 CLK_IMG2_LARB11>, <&imgsys2 CLK_IMG2_GALS>; clock-names = "isp2", "isp2-0", "isp2-1"; mediatek,infracfg = <&infracfg>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_MDP { reg = <MT8192_POWER_DOMAIN_MDP>; clocks = <&topckgen CLK_TOP_MDP_SEL>, <&mdpsys CLK_MDP_SMI0>; clock-names = "mdp", "mdp-0"; mediatek,infracfg = <&infracfg>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_VENC { reg = <MT8192_POWER_DOMAIN_VENC>; clocks = <&topckgen CLK_TOP_VENC_SEL>, <&vencsys CLK_VENC_SET1_VENC>; clock-names = "venc", "venc-0"; mediatek,infracfg = <&infracfg>; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_VDEC { reg = <MT8192_POWER_DOMAIN_VDEC>; clocks = <&topckgen CLK_TOP_VDEC_SEL>, <&vdecsys_soc CLK_VDEC_SOC_VDEC>, <&vdecsys_soc CLK_VDEC_SOC_LAT>, <&vdecsys_soc CLK_VDEC_SOC_LARB1>; clock-names = "vdec", "vdec-0", "vdec-1", "vdec-2"; mediatek,infracfg = <&infracfg>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8192_POWER_DOMAIN_VDEC2 { reg = <MT8192_POWER_DOMAIN_VDEC2>; clocks = <&vdecsys CLK_VDEC_VDEC>, <&vdecsys CLK_VDEC_LAT>, <&vdecsys CLK_VDEC_LARB1>; clock-names = "vdec2-0", "vdec2-1", "vdec2-2"; #power-domain-cells = <0>; }; }; power-domain@MT8192_POWER_DOMAIN_CAM { reg = <MT8192_POWER_DOMAIN_CAM>; clocks = <&topckgen CLK_TOP_CAM_SEL>, <&camsys CLK_CAM_LARB13>, <&camsys CLK_CAM_LARB14>, <&camsys CLK_CAM_CCU_GALS>, <&camsys CLK_CAM_CAM2MM_GALS>; clock-names = "cam", "cam-0", "cam-1", "cam-2", "cam-3"; mediatek,infracfg = <&infracfg>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8192_POWER_DOMAIN_CAM_RAWA { reg = <MT8192_POWER_DOMAIN_CAM_RAWA>; clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>; clock-names = "cam_rawa-0"; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_CAM_RAWB { reg = <MT8192_POWER_DOMAIN_CAM_RAWB>; clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>; clock-names = "cam_rawb-0"; #power-domain-cells = <0>; }; power-domain@MT8192_POWER_DOMAIN_CAM_RAWC { reg = <MT8192_POWER_DOMAIN_CAM_RAWC>; clocks = <&camsys_rawc CLK_CAM_RAWC_LARBX>; clock-names = "cam_rawc-0"; #power-domain-cells = <0>; }; }; }; }; }; watchdog: watchdog@10007000 { compatible = "mediatek,mt8192-wdt"; reg = <0 0x10007000 0 0x100>; #reset-cells = <1>; }; apmixedsys: syscon@1000c000 { compatible = "mediatek,mt8192-apmixedsys", "syscon"; reg = <0 0x1000c000 0 0x1000>; #clock-cells = <1>; }; systimer: timer@10017000 { compatible = "mediatek,mt8192-timer", "mediatek,mt6765-timer"; reg = <0 0x10017000 0 0x1000>; interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_CSW_F26M_D2>; clock-names = "clk13m"; }; pwrap: pwrap@10026000 { compatible = "mediatek,mt6873-pwrap"; reg = <0 0x10026000 0 0x1000>; reg-names = "pwrap"; interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&infracfg CLK_INFRA_PMIC_AP>, <&infracfg CLK_INFRA_PMIC_TMR>; clock-names = "spi", "wrap"; assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_OSC_D10>; }; spmi: spmi@10027000 { compatible = "mediatek,mt6873-spmi"; reg = <0 0x10027000 0 0x000e00>, <0 0x10029000 0 0x000100>; reg-names = "pmif", "spmimst"; clocks = <&infracfg CLK_INFRA_PMIC_AP>, <&infracfg CLK_INFRA_PMIC_TMR>, <&topckgen CLK_TOP_SPMI_MST_SEL>; clock-names = "pmif_sys_ck", "pmif_tmr_ck", "spmimst_clk_mux"; assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_OSC_D10>; }; scp_adsp: clock-controller@10720000 { compatible = "mediatek,mt8192-scp_adsp"; reg = <0 0x10720000 0 0x1000>; #clock-cells = <1>; }; uart0: serial@11002000 { compatible = "mediatek,mt8192-uart", "mediatek,mt6577-uart"; reg = <0 0x11002000 0 0x1000>; interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&clk26m>, <&infracfg CLK_INFRA_UART0>; clock-names = "baud", "bus"; status = "disabled"; }; uart1: serial@11003000 { compatible = "mediatek,mt8192-uart", "mediatek,mt6577-uart"; reg = <0 0x11003000 0 0x1000>; interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&clk26m>, <&infracfg CLK_INFRA_UART1>; clock-names = "baud", "bus"; status = "disabled"; }; imp_iic_wrap_c: clock-controller@11007000 { compatible = "mediatek,mt8192-imp_iic_wrap_c"; reg = <0 0x11007000 0 0x1000>; #clock-cells = <1>; }; spi0: spi@1100a000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x1100a000 0 0x1000>; interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, <&topckgen CLK_TOP_SPI_SEL>, <&infracfg CLK_INFRA_SPI0>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi1: spi@11010000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11010000 0 0x1000>; interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, <&topckgen CLK_TOP_SPI_SEL>, <&infracfg CLK_INFRA_SPI1>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi2: spi@11012000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11012000 0 0x1000>; interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, <&topckgen CLK_TOP_SPI_SEL>, <&infracfg CLK_INFRA_SPI2>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi3: spi@11013000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11013000 0 0x1000>; interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, <&topckgen CLK_TOP_SPI_SEL>, <&infracfg CLK_INFRA_SPI3>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi4: spi@11018000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11018000 0 0x1000>; interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, <&topckgen CLK_TOP_SPI_SEL>, <&infracfg CLK_INFRA_SPI4>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi5: spi@11019000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11019000 0 0x1000>; interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, <&topckgen CLK_TOP_SPI_SEL>, <&infracfg CLK_INFRA_SPI5>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi6: spi@1101d000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x1101d000 0 0x1000>; interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, <&topckgen CLK_TOP_SPI_SEL>, <&infracfg CLK_INFRA_SPI6>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi7: spi@1101e000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x1101e000 0 0x1000>; interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>, <&topckgen CLK_TOP_SPI_SEL>, <&infracfg CLK_INFRA_SPI7>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; scp: scp@10500000 { compatible = "mediatek,mt8192-scp"; reg = <0 0x10500000 0 0x100000>, <0 0x10720000 0 0xe0000>, <0 0x10700000 0 0x8000>; reg-names = "sram", "cfg", "l1tcm"; interrupts = <GIC_SPI 435 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&infracfg CLK_INFRA_SCPSYS>; clock-names = "main"; status = "disabled"; }; xhci: usb@11200000 { compatible = "mediatek,mt8192-xhci", "mediatek,mtk-xhci"; reg = <0 0x11200000 0 0x1000>, <0 0x11203e00 0 0x0100>; reg-names = "mac", "ippc"; interrupts-extended = <&gic GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH 0>; interrupt-names = "host"; phys = <&u2port0 PHY_TYPE_USB2>, <&u3port0 PHY_TYPE_USB3>; assigned-clocks = <&topckgen CLK_TOP_USB_TOP_SEL>, <&topckgen CLK_TOP_SSUSB_XHCI_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, <&topckgen CLK_TOP_UNIVPLL_D5_D4>; clocks = <&infracfg CLK_INFRA_SSUSB>, <&infracfg CLK_INFRA_SSUSB_XHCI>, <&apmixedsys CLK_APMIXED_USBPLL>; clock-names = "sys_ck", "xhci_ck", "ref_ck"; wakeup-source; mediatek,syscon-wakeup = <&pericfg 0x420 102>; status = "disabled"; }; audsys: syscon@11210000 { compatible = "mediatek,mt8192-audsys", "syscon"; reg = <0 0x11210000 0 0x2000>; #clock-cells = <1>; afe: mt8192-afe-pcm { compatible = "mediatek,mt8192-audio"; interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH 0>; resets = <&watchdog 17>; reset-names = "audiosys"; mediatek,apmixedsys = <&apmixedsys>; mediatek,infracfg = <&infracfg>; mediatek,topckgen = <&topckgen>; power-domains = <&spm MT8192_POWER_DOMAIN_AUDIO>; clocks = <&audsys CLK_AUD_AFE>, <&audsys CLK_AUD_DAC>, <&audsys CLK_AUD_DAC_PREDIS>, <&audsys CLK_AUD_ADC>, <&audsys CLK_AUD_ADDA6_ADC>, <&audsys CLK_AUD_22M>, <&audsys CLK_AUD_24M>, <&audsys CLK_AUD_APLL_TUNER>, <&audsys CLK_AUD_APLL2_TUNER>, <&audsys CLK_AUD_TDM>, <&audsys CLK_AUD_TML>, <&audsys CLK_AUD_NLE>, <&audsys CLK_AUD_DAC_HIRES>, <&audsys CLK_AUD_ADC_HIRES>, <&audsys CLK_AUD_ADC_HIRES_TML>, <&audsys CLK_AUD_ADDA6_ADC_HIRES>, <&audsys CLK_AUD_3RD_DAC>, <&audsys CLK_AUD_3RD_DAC_PREDIS>, <&audsys CLK_AUD_3RD_DAC_TML>, <&audsys CLK_AUD_3RD_DAC_HIRES>, <&infracfg CLK_INFRA_AUDIO>, <&infracfg CLK_INFRA_AUDIO_26M_B>, <&topckgen CLK_TOP_AUDIO_SEL>, <&topckgen CLK_TOP_AUD_INTBUS_SEL>, <&topckgen CLK_TOP_MAINPLL_D4_D4>, <&topckgen CLK_TOP_AUD_1_SEL>, <&topckgen CLK_TOP_APLL1>, <&topckgen CLK_TOP_AUD_2_SEL>, <&topckgen CLK_TOP_APLL2>, <&topckgen CLK_TOP_AUD_ENGEN1_SEL>, <&topckgen CLK_TOP_APLL1_D4>, <&topckgen CLK_TOP_AUD_ENGEN2_SEL>, <&topckgen CLK_TOP_APLL2_D4>, <&topckgen CLK_TOP_APLL_I2S0_M_SEL>, <&topckgen CLK_TOP_APLL_I2S1_M_SEL>, <&topckgen CLK_TOP_APLL_I2S2_M_SEL>, <&topckgen CLK_TOP_APLL_I2S3_M_SEL>, <&topckgen CLK_TOP_APLL_I2S4_M_SEL>, <&topckgen CLK_TOP_APLL_I2S5_M_SEL>, <&topckgen CLK_TOP_APLL_I2S6_M_SEL>, <&topckgen CLK_TOP_APLL_I2S7_M_SEL>, <&topckgen CLK_TOP_APLL_I2S8_M_SEL>, <&topckgen CLK_TOP_APLL_I2S9_M_SEL>, <&topckgen CLK_TOP_APLL12_DIV0>, <&topckgen CLK_TOP_APLL12_DIV1>, <&topckgen CLK_TOP_APLL12_DIV2>, <&topckgen CLK_TOP_APLL12_DIV3>, <&topckgen CLK_TOP_APLL12_DIV4>, <&topckgen CLK_TOP_APLL12_DIVB>, <&topckgen CLK_TOP_APLL12_DIV5>, <&topckgen CLK_TOP_APLL12_DIV6>, <&topckgen CLK_TOP_APLL12_DIV7>, <&topckgen CLK_TOP_APLL12_DIV8>, <&topckgen CLK_TOP_APLL12_DIV9>, <&topckgen CLK_TOP_AUDIO_H_SEL>, <&clk26m>; clock-names = "aud_afe_clk", "aud_dac_clk", "aud_dac_predis_clk", "aud_adc_clk", "aud_adda6_adc_clk", "aud_apll22m_clk", "aud_apll24m_clk", "aud_apll1_tuner_clk", "aud_apll2_tuner_clk", "aud_tdm_clk", "aud_tml_clk", "aud_nle", "aud_dac_hires_clk", "aud_adc_hires_clk", "aud_adc_hires_tml", "aud_adda6_adc_hires_clk", "aud_3rd_dac_clk", "aud_3rd_dac_predis_clk", "aud_3rd_dac_tml", "aud_3rd_dac_hires_clk", "aud_infra_clk", "aud_infra_26m_clk", "top_mux_audio", "top_mux_audio_int", "top_mainpll_d4_d4", "top_mux_aud_1", "top_apll1_ck", "top_mux_aud_2", "top_apll2_ck", "top_mux_aud_eng1", "top_apll1_d4", "top_mux_aud_eng2", "top_apll2_d4", "top_i2s0_m_sel", "top_i2s1_m_sel", "top_i2s2_m_sel", "top_i2s3_m_sel", "top_i2s4_m_sel", "top_i2s5_m_sel", "top_i2s6_m_sel", "top_i2s7_m_sel", "top_i2s8_m_sel", "top_i2s9_m_sel", "top_apll12_div0", "top_apll12_div1", "top_apll12_div2", "top_apll12_div3", "top_apll12_div4", "top_apll12_divb", "top_apll12_div5", "top_apll12_div6", "top_apll12_div7", "top_apll12_div8", "top_apll12_div9", "top_mux_audio_h", "top_clk26m_clk"; }; }; pcie: pcie@11230000 { compatible = "mediatek,mt8192-pcie"; device_type = "pci"; reg = <0 0x11230000 0 0x2000>; reg-names = "pcie-mac"; #address-cells = <3>; #size-cells = <2>; clocks = <&infracfg CLK_INFRA_PCIE_PL_P_250M>, <&infracfg CLK_INFRA_PCIE_TL_26M>, <&infracfg CLK_INFRA_PCIE_TL_96M>, <&infracfg CLK_INFRA_PCIE_TL_32K>, <&infracfg CLK_INFRA_PCIE_PERI_26M>, <&infracfg CLK_INFRA_PCIE_TOP_H_133M>; clock-names = "pl_250m", "tl_26m", "tl_96m", "tl_32k", "peri_26m", "top_133m"; assigned-clocks = <&topckgen CLK_TOP_TL_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D6_D4>; interrupts = <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH 0>; bus-range = <0x00 0xff>; ranges = <0x82000000 0 0x12000000 0x0 0x12000000 0 0x0800000>, <0x81000000 0 0x12800000 0x0 0x12800000 0 0x0800000>; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 7>; interrupt-map = <0 0 0 1 &pcie_intc0 0>, <0 0 0 2 &pcie_intc0 1>, <0 0 0 3 &pcie_intc0 2>, <0 0 0 4 &pcie_intc0 3>; pcie_intc0: interrupt-controller { interrupt-controller; #address-cells = <0>; #interrupt-cells = <1>; }; }; nor_flash: spi@11234000 { compatible = "mediatek,mt8192-nor"; reg = <0 0x11234000 0 0xe0>; interrupts = <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_SFLASH_SEL>, <&infracfg CLK_INFRA_FLASHIF_SFLASH>, <&infracfg CLK_INFRA_FLASHIF_TOP_H_133M>; clock-names = "spi", "sf", "axi"; assigned-clocks = <&topckgen CLK_TOP_SFLASH_SEL>; assigned-clock-parents = <&clk26m>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; efuse: efuse@11c10000 { compatible = "mediatek,efuse"; reg = <0 0x11c10000 0 0x1000>; #address-cells = <1>; #size-cells = <1>; lvts_e_data1: data1@1c0 { reg = <0x1c0 0x58>; }; svs_calibration: calib@580 { reg = <0x580 0x68>; }; }; i2c3: i2c@11cb0000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11cb0000 0 0x1000>, <0 0x10217300 0 0x80>; interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_e CLK_IMP_IIC_WRAP_E_I2C3>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; imp_iic_wrap_e: clock-controller@11cb1000 { compatible = "mediatek,mt8192-imp_iic_wrap_e"; reg = <0 0x11cb1000 0 0x1000>; #clock-cells = <1>; }; i2c7: i2c@11d00000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11d00000 0 0x1000>, <0 0x10217600 0 0x180>; interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c8: i2c@11d01000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11d01000 0 0x1000>, <0 0x10217780 0 0x180>; interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C8>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c9: i2c@11d02000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11d02000 0 0x1000>, <0 0x10217900 0 0x180>; interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C9>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; imp_iic_wrap_s: clock-controller@11d03000 { compatible = "mediatek,mt8192-imp_iic_wrap_s"; reg = <0 0x11d03000 0 0x1000>; #clock-cells = <1>; }; i2c1: i2c@11d20000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11d20000 0 0x1000>, <0 0x10217100 0 0x80>; interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_ws CLK_IMP_IIC_WRAP_WS_I2C1>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c2: i2c@11d21000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11d21000 0 0x1000>, <0 0x10217180 0 0x180>; interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_ws CLK_IMP_IIC_WRAP_WS_I2C2>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c4: i2c@11d22000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11d22000 0 0x1000>, <0 0x10217380 0 0x180>; interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_ws CLK_IMP_IIC_WRAP_WS_I2C4>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; imp_iic_wrap_ws: clock-controller@11d23000 { compatible = "mediatek,mt8192-imp_iic_wrap_ws"; reg = <0 0x11d23000 0 0x1000>; #clock-cells = <1>; }; i2c5: i2c@11e00000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11e00000 0 0x1000>, <0 0x10217500 0 0x80>; interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C5>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; imp_iic_wrap_w: clock-controller@11e01000 { compatible = "mediatek,mt8192-imp_iic_wrap_w"; reg = <0 0x11e01000 0 0x1000>; #clock-cells = <1>; }; u3phy0: t-phy@11e40000 { compatible = "mediatek,mt8192-tphy", "mediatek,generic-tphy-v2"; #address-cells = <1>; #size-cells = <1>; ranges = <0x0 0x0 0x11e40000 0x1000>; u2port0: usb-phy@0 { reg = <0x0 0x700>; clocks = <&clk26m>; clock-names = "ref"; #phy-cells = <1>; }; u3port0: usb-phy@700 { reg = <0x700 0x900>; clocks = <&clk26m>; clock-names = "ref"; #phy-cells = <1>; }; }; i2c0: i2c@11f00000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11f00000 0 0x1000>, <0 0x10217080 0 0x80>; interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_n CLK_IMP_IIC_WRAP_N_I2C0>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c6: i2c@11f01000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11f01000 0 0x1000>, <0 0x10217580 0 0x80>; interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&imp_iic_wrap_n CLK_IMP_IIC_WRAP_N_I2C6>, <&infracfg CLK_INFRA_AP_DMA>; clock-names = "main", "dma"; clock-div = <1>; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; imp_iic_wrap_n: clock-controller@11f02000 { compatible = "mediatek,mt8192-imp_iic_wrap_n"; reg = <0 0x11f02000 0 0x1000>; #clock-cells = <1>; }; msdc_top: clock-controller@11f10000 { compatible = "mediatek,mt8192-msdc_top"; reg = <0 0x11f10000 0 0x1000>; #clock-cells = <1>; }; mmc0: mmc@11f60000 { compatible = "mediatek,mt8192-mmc", "mediatek,mt8183-mmc"; reg = <0 0x11f60000 0 0x1000>, <0 0x11f50000 0 0x1000>; interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>, <&msdc_top CLK_MSDC_TOP_H_MST_0P>, <&msdc_top CLK_MSDC_TOP_SRC_0P>, <&msdc_top CLK_MSDC_TOP_P_CFG>, <&msdc_top CLK_MSDC_TOP_P_MSDC0>, <&msdc_top CLK_MSDC_TOP_AXI>, <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>; clock-names = "source", "hclk", "source_cg", "sys_cg", "pclk_cg", "axi_cg", "ahb_cg"; status = "disabled"; }; mmc1: mmc@11f70000 { compatible = "mediatek,mt8192-mmc", "mediatek,mt8183-mmc"; reg = <0 0x11f70000 0 0x1000>, <0 0x11c70000 0 0x1000>; interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>, <&msdc_top CLK_MSDC_TOP_H_MST_1P>, <&msdc_top CLK_MSDC_TOP_SRC_1P>, <&msdc_top CLK_MSDC_TOP_P_CFG>, <&msdc_top CLK_MSDC_TOP_P_MSDC1>, <&msdc_top CLK_MSDC_TOP_AXI>, <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>; clock-names = "source", "hclk", "source_cg", "sys_cg", "pclk_cg", "axi_cg", "ahb_cg"; status = "disabled"; }; mfgcfg: clock-controller@13fbf000 { compatible = "mediatek,mt8192-mfgcfg"; reg = <0 0x13fbf000 0 0x1000>; #clock-cells = <1>; }; mmsys: syscon@14000000 { compatible = "mediatek,mt8192-mmsys", "syscon"; reg = <0 0x14000000 0 0x1000>; #clock-cells = <1>; }; smi_common: smi@14002000 { compatible = "mediatek,mt8192-smi-common"; reg = <0 0x14002000 0 0x1000>; clocks = <&mmsys CLK_MM_SMI_COMMON>, <&mmsys CLK_MM_SMI_INFRA>, <&mmsys CLK_MM_SMI_GALS>, <&mmsys CLK_MM_SMI_GALS>; clock-names = "apb", "smi", "gals0", "gals1"; power-domains = <&spm MT8192_POWER_DOMAIN_DISP>; }; larb0: larb@14003000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x14003000 0 0x1000>; mediatek,larb-id = <0>; mediatek,smi = <&smi_common>; clocks = <&clk26m>, <&clk26m>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_DISP>; }; larb1: larb@14004000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x14004000 0 0x1000>; mediatek,larb-id = <1>; mediatek,smi = <&smi_common>; clocks = <&clk26m>, <&clk26m>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_DISP>; }; dpi0: dpi@14016000 { compatible = "mediatek,mt8192-dpi"; reg = <0 0x14016000 0 0x1000>; interrupts = <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&mmsys CLK_MM_DPI_DPI0>, <&mmsys CLK_MM_DISP_DPI0>, <&apmixedsys CLK_APMIXED_TVDPLL>; clock-names = "pixel", "engine", "pll"; status = "disabled"; }; iommu0: m4u@1401d000 { compatible = "mediatek,mt8192-m4u"; reg = <0 0x1401d000 0 0x1000>; mediatek,larbs = <&larb0>, <&larb1>, <&larb2>, <&larb4>, <&larb5>, <&larb7>, <&larb9>, <&larb11>, <&larb13>, <&larb14>, <&larb16>, <&larb17>, <&larb18>, <&larb19>, <&larb20>; interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH 0>; clocks = <&mmsys CLK_MM_SMI_IOMMU>; clock-names = "bclk"; power-domains = <&spm MT8192_POWER_DOMAIN_DISP>; #iommu-cells = <1>; }; imgsys: clock-controller@15020000 { compatible = "mediatek,mt8192-imgsys"; reg = <0 0x15020000 0 0x1000>; #clock-cells = <1>; }; larb9: larb@1502e000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1502e000 0 0x1000>; mediatek,larb-id = <9>; mediatek,smi = <&smi_common>; clocks = <&imgsys CLK_IMG_LARB9>, <&imgsys CLK_IMG_LARB9>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_ISP>; }; imgsys2: clock-controller@15820000 { compatible = "mediatek,mt8192-imgsys2"; reg = <0 0x15820000 0 0x1000>; #clock-cells = <1>; }; larb11: larb@1582e000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1582e000 0 0x1000>; mediatek,larb-id = <11>; mediatek,smi = <&smi_common>; clocks = <&imgsys2 CLK_IMG2_LARB11>, <&imgsys2 CLK_IMG2_LARB11>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_ISP2>; }; larb5: larb@1600d000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1600d000 0 0x1000>; mediatek,larb-id = <5>; mediatek,smi = <&smi_common>; clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>, <&vdecsys_soc CLK_VDEC_SOC_LARB1>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_VDEC>; }; vdecsys_soc: clock-controller@1600f000 { compatible = "mediatek,mt8192-vdecsys_soc"; reg = <0 0x1600f000 0 0x1000>; #clock-cells = <1>; }; larb4: larb@1602e000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1602e000 0 0x1000>; mediatek,larb-id = <4>; mediatek,smi = <&smi_common>; clocks = <&vdecsys CLK_VDEC_SOC_LARB1>, <&vdecsys CLK_VDEC_SOC_LARB1>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_VDEC2>; }; vdecsys: clock-controller@1602f000 { compatible = "mediatek,mt8192-vdecsys"; reg = <0 0x1602f000 0 0x1000>; #clock-cells = <1>; }; vencsys: clock-controller@17000000 { compatible = "mediatek,mt8192-vencsys"; reg = <0 0x17000000 0 0x1000>; #clock-cells = <1>; }; larb7: larb@17010000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x17010000 0 0x1000>; mediatek,larb-id = <7>; mediatek,smi = <&smi_common>; clocks = <&vencsys CLK_VENC_SET0_LARB>, <&vencsys CLK_VENC_SET1_VENC>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_VENC>; }; vcodec_enc: vcodec@17020000 { compatible = "mediatek,mt8192-vcodec-enc"; reg = <0 0x17020000 0 0x2000>; iommus = <&iommu0 M4U_PORT_L7_VENC_RCPU>, <&iommu0 M4U_PORT_L7_VENC_REC>, <&iommu0 M4U_PORT_L7_VENC_BSDMA>, <&iommu0 M4U_PORT_L7_VENC_SV_COMV>, <&iommu0 M4U_PORT_L7_VENC_RD_COMV>, <&iommu0 M4U_PORT_L7_VENC_CUR_LUMA>, <&iommu0 M4U_PORT_L7_VENC_CUR_CHROMA>, <&iommu0 M4U_PORT_L7_VENC_REF_LUMA>, <&iommu0 M4U_PORT_L7_VENC_REF_CHROMA>, <&iommu0 M4U_PORT_L7_VENC_SUB_R_LUMA>, <&iommu0 M4U_PORT_L7_VENC_SUB_W_LUMA>; interrupts = <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH 0>; mediatek,scp = <&scp>; power-domains = <&spm MT8192_POWER_DOMAIN_VENC>; clocks = <&vencsys CLK_VENC_SET1_VENC>; clock-names = "venc-set1"; assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; }; camsys: clock-controller@1a000000 { compatible = "mediatek,mt8192-camsys"; reg = <0 0x1a000000 0 0x1000>; #clock-cells = <1>; }; larb13: larb@1a001000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1a001000 0 0x1000>; mediatek,larb-id = <13>; mediatek,smi = <&smi_common>; clocks = <&camsys CLK_CAM_CAM>, <&camsys CLK_CAM_LARB13>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_CAM>; }; larb14: larb@1a002000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1a002000 0 0x1000>; mediatek,larb-id = <14>; mediatek,smi = <&smi_common>; clocks = <&camsys CLK_CAM_CAM>, <&camsys CLK_CAM_LARB14>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_CAM>; }; larb16: larb@1a00f000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1a00f000 0 0x1000>; mediatek,larb-id = <16>; mediatek,smi = <&smi_common>; clocks = <&camsys_rawa CLK_CAM_RAWA_CAM>, <&camsys_rawa CLK_CAM_RAWA_LARBX>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_CAM_RAWA>; }; larb17: larb@1a010000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1a010000 0 0x1000>; mediatek,larb-id = <17>; mediatek,smi = <&smi_common>; clocks = <&camsys_rawb CLK_CAM_RAWB_CAM>, <&camsys_rawb CLK_CAM_RAWB_LARBX>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_CAM_RAWB>; }; larb18: larb@1a011000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1a011000 0 0x1000>; mediatek,larb-id = <18>; mediatek,smi = <&smi_common>; clocks = <&camsys_rawc CLK_CAM_RAWC_LARBX>, <&camsys_rawc CLK_CAM_RAWC_CAM>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_CAM_RAWC>; }; camsys_rawa: clock-controller@1a04f000 { compatible = "mediatek,mt8192-camsys_rawa"; reg = <0 0x1a04f000 0 0x1000>; #clock-cells = <1>; }; camsys_rawb: clock-controller@1a06f000 { compatible = "mediatek,mt8192-camsys_rawb"; reg = <0 0x1a06f000 0 0x1000>; #clock-cells = <1>; }; camsys_rawc: clock-controller@1a08f000 { compatible = "mediatek,mt8192-camsys_rawc"; reg = <0 0x1a08f000 0 0x1000>; #clock-cells = <1>; }; ipesys: clock-controller@1b000000 { compatible = "mediatek,mt8192-ipesys"; reg = <0 0x1b000000 0 0x1000>; #clock-cells = <1>; }; larb20: larb@1b00f000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1b00f000 0 0x1000>; mediatek,larb-id = <20>; mediatek,smi = <&smi_common>; clocks = <&ipesys CLK_IPE_SMI_SUBCOM>, <&ipesys CLK_IPE_LARB20>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_IPE>; }; larb19: larb@1b10f000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1b10f000 0 0x1000>; mediatek,larb-id = <19>; mediatek,smi = <&smi_common>; clocks = <&ipesys CLK_IPE_SMI_SUBCOM>, <&ipesys CLK_IPE_LARB19>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_IPE>; }; mdpsys: clock-controller@1f000000 { compatible = "mediatek,mt8192-mdpsys"; reg = <0 0x1f000000 0 0x1000>; #clock-cells = <1>; }; larb2: larb@1f002000 { compatible = "mediatek,mt8192-smi-larb"; reg = <0 0x1f002000 0 0x1000>; mediatek,larb-id = <2>; mediatek,smi = <&smi_common>; clocks = <&mdpsys CLK_MDP_SMI0>, <&mdpsys CLK_MDP_SMI0>; clock-names = "apb", "smi"; power-domains = <&spm MT8192_POWER_DOMAIN_MDP>; }; }; }; |