Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 | // SPDX-License-Identifier: (GPL-2.0-or-later OR MIT) /* * Copyright 2020-2021 TQ-Systems GmbH */ #include "imx8mm.dtsi" / { model = "TQ-Systems GmbH i.MX8MM TQMa8MxML"; compatible = "tq,imx8mm-tqma8mqml", "fsl,imx8mm"; memory@40000000 { device_type = "memory"; /* our minimum RAM config will be 1024 MiB */ reg = <0x00000000 0x40000000 0 0x40000000>; }; /* e-MMC IO, needed for HS modes */ reg_vcc1v8: regulator-vcc1v8 { compatible = "regulator-fixed"; regulator-name = "TQMA8MXML_VCC1V8"; regulator-min-microvolt = <1800000>; regulator-max-microvolt = <1800000>; }; /* identical to buck4_reg, but should never change */ reg_vcc3v3: regulator-vcc3v3 { compatible = "regulator-fixed"; regulator-name = "TQMA8MXML_VCC3V3"; regulator-min-microvolt = <3300000>; regulator-max-microvolt = <3300000>; }; reserved-memory { #address-cells = <2>; #size-cells = <2>; ranges; /* global autoconfigured region for contiguous allocations */ linux,cma { compatible = "shared-dma-pool"; reusable; /* 640 MiB */ size = <0 0x28000000>; /* 1024 - 128 MiB, our minimum RAM config will be 1024 MiB */ alloc-ranges = <0 0x40000000 0 0x78000000>; linux,cma-default; }; }; }; &A53_0 { cpu-supply = <&buck2_reg>; }; &flexspi { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_flexspi>; status = "okay"; flash0: flash@0 { compatible = "jedec,spi-nor"; reg = <0>; #address-cells = <1>; #size-cells = <1>; spi-max-frequency = <84000000>; spi-tx-bus-width = <1>; spi-rx-bus-width = <4>; }; }; &gpu_2d { status = "okay"; }; &gpu_3d { status = "okay"; }; &i2c1 { clock-frequency = <100000>; pinctrl-names = "default", "gpio"; pinctrl-0 = <&pinctrl_i2c1>; pinctrl-1 = <&pinctrl_i2c1_gpio>; scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; status = "okay"; sensor0: temperature-sensor-eeprom@1b { compatible = "nxp,se97", "jedec,jc-42.4-temp"; reg = <0x1b>; }; pca9450: pmic@25 { compatible = "nxp,pca9450a"; reg = <0x25>; /* PMIC PCA9450 PMIC_nINT GPIO1_IO08 */ pinctrl-0 = <&pinctrl_pmic>; pinctrl-names = "default"; interrupt-parent = <&gpio1>; interrupts = <8 IRQ_TYPE_LEVEL_LOW>; regulators { /* V_0V85_SOC: 0.85 */ buck1_reg: BUCK1 { regulator-name = "BUCK1"; regulator-min-microvolt = <850000>; regulator-max-microvolt = <850000>; regulator-boot-on; regulator-always-on; regulator-ramp-delay = <3125>; }; /* VDD_ARM */ buck2_reg: BUCK2 { regulator-name = "BUCK2"; regulator-min-microvolt = <850000>; regulator-max-microvolt = <1000000>; regulator-boot-on; regulator-always-on; nxp,dvs-run-voltage = <950000>; nxp,dvs-standby-voltage = <850000>; regulator-ramp-delay = <3125>; }; /* V_0V85_GPU / DRAM / VPU */ buck3_reg: BUCK3 { regulator-name = "BUCK3"; regulator-min-microvolt = <850000>; regulator-max-microvolt = <950000>; regulator-boot-on; regulator-always-on; regulator-ramp-delay = <3125>; }; /* VCC3V3 -> VMMC, ... must not be changed */ buck4_reg: BUCK4 { regulator-name = "BUCK4"; regulator-min-microvolt = <3300000>; regulator-max-microvolt = <3300000>; regulator-boot-on; regulator-always-on; }; /* V_1V8 -> VQMMC, SPI-NOR, ... must not be changed */ buck5_reg: BUCK5 { regulator-name = "BUCK5"; regulator-min-microvolt = <1800000>; regulator-max-microvolt = <1800000>; regulator-boot-on; regulator-always-on; }; /* V_1V1 -> RAM, ... must not be changed */ buck6_reg: BUCK6 { regulator-name = "BUCK6"; regulator-min-microvolt = <1100000>; regulator-max-microvolt = <1100000>; regulator-boot-on; regulator-always-on; }; /* V_1V8_SNVS */ ldo1_reg: LDO1 { regulator-name = "LDO1"; regulator-min-microvolt = <1800000>; regulator-max-microvolt = <1800000>; regulator-boot-on; regulator-always-on; }; /* V_0V8_SNVS */ ldo2_reg: LDO2 { regulator-name = "LDO2"; regulator-min-microvolt = <800000>; regulator-max-microvolt = <850000>; regulator-boot-on; regulator-always-on; }; /* V_1V8_ANA */ ldo3_reg: LDO3 { regulator-name = "LDO3"; regulator-min-microvolt = <1800000>; regulator-max-microvolt = <1800000>; regulator-boot-on; regulator-always-on; }; /* V_0V9_MIPI */ ldo4_reg: LDO4 { regulator-name = "LDO4"; regulator-min-microvolt = <900000>; regulator-max-microvolt = <900000>; regulator-boot-on; regulator-always-on; }; /* VCC SD IO - switched using SD2 VSELECT */ ldo5_reg: LDO5 { regulator-name = "LDO5"; regulator-min-microvolt = <1800000>; regulator-max-microvolt = <3300000>; }; }; }; pcf85063: rtc@51 { compatible = "nxp,pcf85063a"; reg = <0x51>; quartz-load-femtofarads = <7000>; }; eeprom1: eeprom@53 { compatible = "nxp,se97b", "atmel,24c02"; read-only; reg = <0x53>; pagesize = <16>; }; eeprom0: eeprom@57 { compatible = "atmel,24c64"; reg = <0x57>; pagesize = <32>; }; }; &pcie_phy { fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_INPUT>; fsl,clkreq-unsupported; }; &usdhc3 { pinctrl-names = "default", "state_100mhz", "state_200mhz"; pinctrl-0 = <&pinctrl_usdhc3>; pinctrl-1 = <&pinctrl_usdhc3_100mhz>; pinctrl-2 = <&pinctrl_usdhc3_200mhz>; bus-width = <8>; non-removable; no-sd; no-sdio; vmmc-supply = <®_vcc3v3>; vqmmc-supply = <®_vcc1v8>; status = "okay"; }; /* * Attention: * wdog reset is routed to PMIC, PMIC must be preconfigured to force POR * without LDO for SNVS. GPIO1_IO02 must not be used as GPIO. */ &wdog1 { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_wdog>; fsl,ext-reset-output; status = "okay"; }; &iomuxc { pinctrl_flexspi: flexspigrp { fsl,pins = <MX8MM_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x82>, <MX8MM_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x82>, <MX8MM_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x82>, <MX8MM_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x82>, <MX8MM_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x82>, <MX8MM_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x82>; }; pinctrl_i2c1: i2c1grp { fsl,pins = <MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL 0x40000004>, <MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA 0x40000004>; }; pinctrl_i2c1_gpio: i2c1gpiogrp { fsl,pins = <MX8MM_IOMUXC_I2C1_SCL_GPIO5_IO14 0x40000004>, <MX8MM_IOMUXC_I2C1_SDA_GPIO5_IO15 0x40000004>; }; pinctrl_pmic: pmicgrp { fsl,pins = <MX8MM_IOMUXC_GPIO1_IO08_GPIO1_IO8 0x94>; }; pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp { fsl,pins = <MX8MM_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x84>; }; pinctrl_usdhc3: usdhc3grp { fsl,pins = <MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x1d4>, <MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d2>, <MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4>, <MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4>, <MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4>, <MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4>, <MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4>, <MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4>, <MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4>, <MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4>, <MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x84>, /* option USDHC3_RESET_B not defined, only in RM */ <MX8MM_IOMUXC_NAND_READY_B_GPIO3_IO16 0x84>; }; pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp { fsl,pins = <MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x1d2>, <MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d2>, <MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4>, <MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4>, <MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4>, <MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4>, <MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4>, <MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4>, <MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4>, <MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4>, <MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x84>, /* option USDHC3_RESET_B not defined, only in RM */ <MX8MM_IOMUXC_NAND_READY_B_GPIO3_IO16 0x84>; }; pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp { fsl,pins = <MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x1d6>, <MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d2>, <MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4>, <MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4>, <MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4>, <MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4>, <MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4>, <MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4>, <MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4>, <MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4>, <MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x84>, /* option USDHC3_RESET_B not defined, only in RM */ <MX8MM_IOMUXC_NAND_READY_B_GPIO3_IO16 0x84>; }; pinctrl_wdog: wdoggrp { fsl,pins = <MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0x84>; }; }; |