Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 | /* * Device Tree Source for OMAP2 SoC * * Copyright (C) 2011 Texas Instruments Incorporated - https://www.ti.com/ * * This file is licensed under the terms of the GNU General Public License * version 2. This program is licensed "as is" without any warranty of any * kind, whether express or implied. */ #include <dt-bindings/bus/ti-sysc.h> #include <dt-bindings/gpio/gpio.h> #include <dt-bindings/interrupt-controller/irq.h> #include <dt-bindings/pinctrl/omap.h> / { compatible = "ti,omap2430", "ti,omap2420", "ti,omap2"; interrupt-parent = <&intc>; #address-cells = <1>; #size-cells = <1>; chosen { }; aliases { serial0 = &uart1; serial1 = &uart2; serial2 = &uart3; i2c0 = &i2c1; i2c1 = &i2c2; }; cpus { #address-cells = <0>; #size-cells = <0>; cpu { compatible = "arm,arm1136jf-s"; device_type = "cpu"; }; }; pmu { compatible = "arm,arm1136-pmu"; interrupts = <3>; }; soc { compatible = "ti,omap-infra"; mpu { compatible = "ti,omap2-mpu"; ti,hwmods = "mpu"; }; }; ocp { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges; ti,hwmods = "l3_main"; aes: aes@480a6000 { compatible = "ti,omap2-aes"; ti,hwmods = "aes"; reg = <0x480a6000 0x50>; dmas = <&sdma 9 &sdma 10>; dma-names = "tx", "rx"; }; hdq1w: 1w@480b2000 { compatible = "ti,omap2420-1w"; ti,hwmods = "hdq1w"; reg = <0x480b2000 0x1000>; interrupts = <58>; }; intc: interrupt-controller@1 { compatible = "ti,omap2-intc"; interrupt-controller; #interrupt-cells = <1>; reg = <0x480FE000 0x1000>; }; target-module@48056000 { compatible = "ti,sysc-omap2", "ti,sysc"; reg = <0x48056000 0x4>, <0x4805602c 0x4>, <0x48056028 0x4>; reg-names = "rev", "sysc", "syss"; ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE | SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE)>; ti,sysc-midle = <SYSC_IDLE_FORCE>, <SYSC_IDLE_NO>, <SYSC_IDLE_SMART>; ti,syss-mask = <1>; clocks = <&core_l3_ck>; clock-names = "fck"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0x48056000 0x1000>; sdma: dma-controller@0 { compatible = "ti,omap2420-sdma", "ti,omap-sdma"; reg = <0 0x1000>; interrupts = <12>, <13>, <14>, <15>; #dma-cells = <1>; dma-channels = <32>; dma-requests = <64>; }; }; i2c1: i2c@48070000 { compatible = "ti,omap2-i2c"; ti,hwmods = "i2c1"; reg = <0x48070000 0x80>; #address-cells = <1>; #size-cells = <0>; interrupts = <56>; }; i2c2: i2c@48072000 { compatible = "ti,omap2-i2c"; ti,hwmods = "i2c2"; reg = <0x48072000 0x80>; #address-cells = <1>; #size-cells = <0>; interrupts = <57>; }; mcspi1: spi@48098000 { compatible = "ti,omap2-mcspi"; ti,hwmods = "mcspi1"; reg = <0x48098000 0x100>; interrupts = <65>; dmas = <&sdma 35 &sdma 36 &sdma 37 &sdma 38 &sdma 39 &sdma 40 &sdma 41 &sdma 42>; dma-names = "tx0", "rx0", "tx1", "rx1", "tx2", "rx2", "tx3", "rx3"; }; mcspi2: spi@4809a000 { compatible = "ti,omap2-mcspi"; ti,hwmods = "mcspi2"; reg = <0x4809a000 0x100>; interrupts = <66>; dmas = <&sdma 43 &sdma 44 &sdma 45 &sdma 46>; dma-names = "tx0", "rx0", "tx1", "rx1"; }; rng: rng@480a0000 { compatible = "ti,omap2-rng"; ti,hwmods = "rng"; reg = <0x480a0000 0x50>; interrupts = <52>; }; sham: sham@480a4000 { compatible = "ti,omap2-sham"; ti,hwmods = "sham"; reg = <0x480a4000 0x64>; interrupts = <51>; dmas = <&sdma 13>; dma-names = "rx"; }; uart1: serial@4806a000 { compatible = "ti,omap2-uart"; ti,hwmods = "uart1"; reg = <0x4806a000 0x2000>; interrupts = <72>; dmas = <&sdma 49 &sdma 50>; dma-names = "tx", "rx"; clock-frequency = <48000000>; }; uart2: serial@4806c000 { compatible = "ti,omap2-uart"; ti,hwmods = "uart2"; reg = <0x4806c000 0x400>; interrupts = <73>; dmas = <&sdma 51 &sdma 52>; dma-names = "tx", "rx"; clock-frequency = <48000000>; }; uart3: serial@4806e000 { compatible = "ti,omap2-uart"; ti,hwmods = "uart3"; reg = <0x4806e000 0x400>; interrupts = <74>; dmas = <&sdma 53 &sdma 54>; dma-names = "tx", "rx"; clock-frequency = <48000000>; }; timer2_target: target-module@4802a000 { compatible = "ti,sysc-omap2-timer", "ti,sysc"; reg = <0x4802a000 0x4>, <0x4802a010 0x4>, <0x4802a014 0x4>; reg-names = "rev", "sysc", "syss"; ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE | SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE)>; ti,sysc-sidle = <SYSC_IDLE_FORCE>, <SYSC_IDLE_NO>, <SYSC_IDLE_SMART>; ti,syss-mask = <1>; clocks = <&gpt2_fck>, <&gpt2_ick>; clock-names = "fck", "ick"; #address-cells = <1>; #size-cells = <1>; ranges = <0x0 0x4802a000 0x1000>; timer2: timer@0 { compatible = "ti,omap2420-timer"; reg = <0 0x400>; interrupts = <38>; }; }; timer3: timer@48078000 { compatible = "ti,omap2420-timer"; reg = <0x48078000 0x400>; interrupts = <39>; ti,hwmods = "timer3"; }; timer4: timer@4807a000 { compatible = "ti,omap2420-timer"; reg = <0x4807a000 0x400>; interrupts = <40>; ti,hwmods = "timer4"; }; timer5: timer@4807c000 { compatible = "ti,omap2420-timer"; reg = <0x4807c000 0x400>; interrupts = <41>; ti,hwmods = "timer5"; ti,timer-dsp; }; timer6: timer@4807e000 { compatible = "ti,omap2420-timer"; reg = <0x4807e000 0x400>; interrupts = <42>; ti,hwmods = "timer6"; ti,timer-dsp; }; timer7: timer@48080000 { compatible = "ti,omap2420-timer"; reg = <0x48080000 0x400>; interrupts = <43>; ti,hwmods = "timer7"; ti,timer-dsp; }; timer8: timer@48082000 { compatible = "ti,omap2420-timer"; reg = <0x48082000 0x400>; interrupts = <44>; ti,hwmods = "timer8"; ti,timer-dsp; }; timer9: timer@48084000 { compatible = "ti,omap2420-timer"; reg = <0x48084000 0x400>; interrupts = <45>; ti,hwmods = "timer9"; ti,timer-pwm; }; timer10: timer@48086000 { compatible = "ti,omap2420-timer"; reg = <0x48086000 0x400>; interrupts = <46>; ti,hwmods = "timer10"; ti,timer-pwm; }; timer11: timer@48088000 { compatible = "ti,omap2420-timer"; reg = <0x48088000 0x400>; interrupts = <47>; ti,hwmods = "timer11"; ti,timer-pwm; }; timer12: timer@4808a000 { compatible = "ti,omap2420-timer"; reg = <0x4808a000 0x400>; interrupts = <48>; ti,hwmods = "timer12"; ti,timer-pwm; }; dss: dss@48050000 { compatible = "ti,omap2-dss"; reg = <0x48050000 0x400>; status = "disabled"; ti,hwmods = "dss_core"; #address-cells = <1>; #size-cells = <1>; ranges; dispc@48050400 { compatible = "ti,omap2-dispc"; reg = <0x48050400 0x400>; interrupts = <25>; ti,hwmods = "dss_dispc"; }; rfbi: encoder@48050800 { compatible = "ti,omap2-rfbi"; reg = <0x48050800 0x400>; status = "disabled"; ti,hwmods = "dss_rfbi"; }; venc: encoder@48050c00 { compatible = "ti,omap2-venc"; reg = <0x48050c00 0x400>; status = "disabled"; ti,hwmods = "dss_venc"; }; }; }; }; |