Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 | /* * arch/arm/mach-dove/mpp.c * * MPP functions for Marvell Dove SoCs * * This file is licensed under the terms of the GNU General Public * License version 2. This program is licensed "as is" without any * warranty of any kind, whether express or implied. */ #include <linux/kernel.h> #include <linux/gpio.h> #include <linux/io.h> #include <plat/mpp.h> #include <plat/orion-gpio.h> #include "dove.h" #include "mpp.h" struct dove_mpp_grp { int start; int end; }; /* Map a group to a range of GPIO pins in that group */ static const struct dove_mpp_grp dove_mpp_grp[] = { [MPP_24_39] = { .start = 24, .end = 39, }, [MPP_40_45] = { .start = 40, .end = 45, }, [MPP_46_51] = { .start = 46, .end = 51, }, [MPP_58_61] = { .start = 58, .end = 61, }, [MPP_62_63] = { .start = 62, .end = 63, }, }; /* Enable gpio for a range of pins. mode should be a combination of GPIO_OUTPUT_OK | GPIO_INPUT_OK */ static void __init dove_mpp_gpio_mode(int start, int end, int gpio_mode) { int i; for (i = start; i <= end; i++) orion_gpio_set_valid(i, gpio_mode); } /* Dump all the extra MPP registers. The platform code will dump the registers for pins 0-23. */ static void __init dove_mpp_dump_regs(void) { pr_debug("PMU_CTRL4_CTRL: %08x\n", readl(DOVE_MPP_CTRL4_VIRT_BASE)); pr_debug("PMU_MPP_GENERAL_CTRL: %08x\n", readl(DOVE_PMU_MPP_GENERAL_CTRL)); pr_debug("MPP_GENERAL: %08x\n", readl(DOVE_MPP_GENERAL_VIRT_BASE)); } static void __init dove_mpp_cfg_nfc(int sel) { u32 mpp_gen_cfg = readl(DOVE_MPP_GENERAL_VIRT_BASE); mpp_gen_cfg &= ~0x1; mpp_gen_cfg |= sel; writel(mpp_gen_cfg, DOVE_MPP_GENERAL_VIRT_BASE); dove_mpp_gpio_mode(64, 71, GPIO_OUTPUT_OK); } static void __init dove_mpp_cfg_au1(int sel) { u32 mpp_ctrl4 = readl(DOVE_MPP_CTRL4_VIRT_BASE); u32 ssp_ctrl1 = readl(DOVE_SSP_CTRL_STATUS_1); u32 mpp_gen_ctrl = readl(DOVE_MPP_GENERAL_VIRT_BASE); u32 global_cfg_2 = readl(DOVE_GLOBAL_CONFIG_2); mpp_ctrl4 &= ~(DOVE_AU1_GPIO_SEL); ssp_ctrl1 &= ~(DOVE_SSP_ON_AU1); mpp_gen_ctrl &= ~(DOVE_AU1_SPDIFO_GPIO_EN); global_cfg_2 &= ~(DOVE_TWSI_OPTION3_GPIO); if (!sel || sel == 0x2) dove_mpp_gpio_mode(52, 57, 0); else dove_mpp_gpio_mode(52, 57, GPIO_OUTPUT_OK | GPIO_INPUT_OK); if (sel & 0x1) { global_cfg_2 |= DOVE_TWSI_OPTION3_GPIO; dove_mpp_gpio_mode(56, 57, 0); } if (sel & 0x2) { mpp_gen_ctrl |= DOVE_AU1_SPDIFO_GPIO_EN; dove_mpp_gpio_mode(57, 57, GPIO_OUTPUT_OK | GPIO_INPUT_OK); } if (sel & 0x4) { ssp_ctrl1 |= DOVE_SSP_ON_AU1; dove_mpp_gpio_mode(52, 55, 0); } if (sel & 0x8) mpp_ctrl4 |= DOVE_AU1_GPIO_SEL; writel(mpp_ctrl4, DOVE_MPP_CTRL4_VIRT_BASE); writel(ssp_ctrl1, DOVE_SSP_CTRL_STATUS_1); writel(mpp_gen_ctrl, DOVE_MPP_GENERAL_VIRT_BASE); writel(global_cfg_2, DOVE_GLOBAL_CONFIG_2); } /* Configure the group registers, enabling GPIO if sel indicates the pin is to be used for GPIO */ static void __init dove_mpp_conf_grp(unsigned int *mpp_grp_list) { u32 mpp_ctrl4 = readl(DOVE_MPP_CTRL4_VIRT_BASE); int gpio_mode; for ( ; *mpp_grp_list; mpp_grp_list++) { unsigned int num = MPP_NUM(*mpp_grp_list); unsigned int sel = MPP_SEL(*mpp_grp_list); if (num > MPP_GRP_MAX) { pr_err("dove: invalid MPP GRP number (%u)\n", num); continue; } mpp_ctrl4 &= ~(0x1 << num); mpp_ctrl4 |= sel << num; gpio_mode = sel ? GPIO_OUTPUT_OK | GPIO_INPUT_OK : 0; dove_mpp_gpio_mode(dove_mpp_grp[num].start, dove_mpp_grp[num].end, gpio_mode); } writel(mpp_ctrl4, DOVE_MPP_CTRL4_VIRT_BASE); } /* Configure the various MPP pins on Dove */ void __init dove_mpp_conf(unsigned int *mpp_list, unsigned int *mpp_grp_list, unsigned int grp_au1_52_57, unsigned int grp_nfc_64_71) { dove_mpp_dump_regs(); /* Use platform code for pins 0-23 */ orion_mpp_conf(mpp_list, 0, MPP_MAX, DOVE_MPP_VIRT_BASE); dove_mpp_conf_grp(mpp_grp_list); dove_mpp_cfg_au1(grp_au1_52_57); dove_mpp_cfg_nfc(grp_nfc_64_71); dove_mpp_dump_regs(); } |