Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 | Altera SoCFPGA ECC Manager This driver uses the EDAC framework to implement the SOCFPGA ECC Manager. The ECC Manager counts and corrects single bit errors and counts/handles double bit errors which are uncorrectable. Cyclone5 and Arria5 ECC Manager Required Properties: - compatible : Should be "altr,socfpga-ecc-manager" - #address-cells: must be 1 - #size-cells: must be 1 - ranges : standard definition, should translate from local addresses Subcomponents: L2 Cache ECC Required Properties: - compatible : Should be "altr,socfpga-l2-ecc" - reg : Address and size for ECC error interrupt clear registers. - interrupts : Should be single bit error interrupt, then double bit error interrupt. Note the rising edge type. On Chip RAM ECC Required Properties: - compatible : Should be "altr,socfpga-ocram-ecc" - reg : Address and size for ECC error interrupt clear registers. - iram : phandle to On-Chip RAM definition. - interrupts : Should be single bit error interrupt, then double bit error interrupt. Note the rising edge type. Example: eccmgr: eccmgr@ffd08140 { compatible = "altr,socfpga-ecc-manager"; #address-cells = <1>; #size-cells = <1>; ranges; l2-ecc@ffd08140 { compatible = "altr,socfpga-l2-ecc"; reg = <0xffd08140 0x4>; interrupts = <0 36 1>, <0 37 1>; }; ocram-ecc@ffd08144 { compatible = "altr,socfpga-ocram-ecc"; reg = <0xffd08144 0x4>; iram = <&ocram>; interrupts = <0 178 1>, <0 179 1>; }; }; Arria10 SoCFPGA ECC Manager The Arria10 SoC ECC Manager handles the IRQs for each peripheral in a shared register instead of individual IRQs like the Cyclone5 and Arria5. Therefore the device tree is different as well. Required Properties: - compatible : Should be "altr,socfpga-a10-ecc-manager" - altr,sysgr-syscon : phandle to Arria10 System Manager Block containing the ECC manager registers. - #address-cells: must be 1 - #size-cells: must be 1 - interrupts : Should be single bit error interrupt, then double bit error interrupt. - interrupt-controller : boolean indicator that ECC Manager is an interrupt controller - #interrupt-cells : must be set to 2. - ranges : standard definition, should translate from local addresses Subcomponents: L2 Cache ECC Required Properties: - compatible : Should be "altr,socfpga-a10-l2-ecc" - reg : Address and size for ECC error interrupt clear registers. - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order. On-Chip RAM ECC Required Properties: - compatible : Should be "altr,socfpga-a10-ocram-ecc" - reg : Address and size for ECC block registers. - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order. Ethernet FIFO ECC Required Properties: - compatible : Should be "altr,socfpga-eth-mac-ecc" - reg : Address and size for ECC block registers. - altr,ecc-parent : phandle to parent Ethernet node. - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order. NAND FIFO ECC Required Properties: - compatible : Should be "altr,socfpga-nand-ecc" - reg : Address and size for ECC block registers. - altr,ecc-parent : phandle to parent NAND node. - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order. DMA FIFO ECC Required Properties: - compatible : Should be "altr,socfpga-dma-ecc" - reg : Address and size for ECC block registers. - altr,ecc-parent : phandle to parent DMA node. - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order. USB FIFO ECC Required Properties: - compatible : Should be "altr,socfpga-usb-ecc" - reg : Address and size for ECC block registers. - altr,ecc-parent : phandle to parent USB node. - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order. QSPI FIFO ECC Required Properties: - compatible : Should be "altr,socfpga-qspi-ecc" - reg : Address and size for ECC block registers. - altr,ecc-parent : phandle to parent QSPI node. - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order. SDMMC FIFO ECC Required Properties: - compatible : Should be "altr,socfpga-sdmmc-ecc" - reg : Address and size for ECC block registers. - altr,ecc-parent : phandle to parent SD/MMC node. - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order for port A, and then single bit error interrupt, then double bit error interrupt in this order for port B. Example: eccmgr: eccmgr@ffd06000 { compatible = "altr,socfpga-a10-ecc-manager"; altr,sysmgr-syscon = <&sysmgr>; #address-cells = <1>; #size-cells = <1>; interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>, <0 0 IRQ_TYPE_LEVEL_HIGH>; interrupt-controller; #interrupt-cells = <2>; ranges; l2-ecc@ffd06010 { compatible = "altr,socfpga-a10-l2-ecc"; reg = <0xffd06010 0x4>; interrupts = <0 IRQ_TYPE_LEVEL_HIGH>, <32 IRQ_TYPE_LEVEL_HIGH>; }; ocram-ecc@ff8c3000 { compatible = "altr,socfpga-a10-ocram-ecc"; reg = <0xff8c3000 0x90>; interrupts = <1 IRQ_TYPE_LEVEL_HIGH>, <33 IRQ_TYPE_LEVEL_HIGH> ; }; emac0-rx-ecc@ff8c0800 { compatible = "altr,socfpga-eth-mac-ecc"; reg = <0xff8c0800 0x400>; altr,ecc-parent = <&gmac0>; interrupts = <4 IRQ_TYPE_LEVEL_HIGH>, <36 IRQ_TYPE_LEVEL_HIGH>; }; emac0-tx-ecc@ff8c0c00 { compatible = "altr,socfpga-eth-mac-ecc"; reg = <0xff8c0c00 0x400>; altr,ecc-parent = <&gmac0>; interrupts = <5 IRQ_TYPE_LEVEL_HIGH>, <37 IRQ_TYPE_LEVEL_HIGH>; }; nand-buf-ecc@ff8c2000 { compatible = "altr,socfpga-nand-ecc"; reg = <0xff8c2000 0x400>; altr,ecc-parent = <&nand>; interrupts = <11 IRQ_TYPE_LEVEL_HIGH>, <43 IRQ_TYPE_LEVEL_HIGH>; }; nand-rd-ecc@ff8c2400 { compatible = "altr,socfpga-nand-ecc"; reg = <0xff8c2400 0x400>; altr,ecc-parent = <&nand>; interrupts = <13 IRQ_TYPE_LEVEL_HIGH>, <45 IRQ_TYPE_LEVEL_HIGH>; }; nand-wr-ecc@ff8c2800 { compatible = "altr,socfpga-nand-ecc"; reg = <0xff8c2800 0x400>; altr,ecc-parent = <&nand>; interrupts = <12 IRQ_TYPE_LEVEL_HIGH>, <44 IRQ_TYPE_LEVEL_HIGH>; }; dma-ecc@ff8c8000 { compatible = "altr,socfpga-dma-ecc"; reg = <0xff8c8000 0x400>; altr,ecc-parent = <&pdma>; interrupts = <10 IRQ_TYPE_LEVEL_HIGH>, <42 IRQ_TYPE_LEVEL_HIGH>; usb0-ecc@ff8c8800 { compatible = "altr,socfpga-usb-ecc"; reg = <0xff8c8800 0x400>; altr,ecc-parent = <&usb0>; interrupts = <2 IRQ_TYPE_LEVEL_HIGH>, <34 IRQ_TYPE_LEVEL_HIGH>; }; qspi-ecc@ff8c8400 { compatible = "altr,socfpga-qspi-ecc"; reg = <0xff8c8400 0x400>; altr,ecc-parent = <&qspi>; interrupts = <14 IRQ_TYPE_LEVEL_HIGH>, <46 IRQ_TYPE_LEVEL_HIGH>; }; sdmmc-ecc@ff8c2c00 { compatible = "altr,socfpga-sdmmc-ecc"; reg = <0xff8c2c00 0x400>; altr,ecc-parent = <&mmc>; interrupts = <15 IRQ_TYPE_LEVEL_HIGH>, <47 IRQ_TYPE_LEVEL_HIGH>, <16 IRQ_TYPE_LEVEL_HIGH>, <48 IRQ_TYPE_LEVEL_HIGH>; }; }; Stratix10 SoCFPGA ECC Manager The Stratix10 SoC ECC Manager handles the IRQs for each peripheral in a shared register similar to the Arria10. However, ECC requires access to registers that can only be read from Secure Monitor with SMC calls. Therefore the device tree is slightly different. Required Properties: - compatible : Should be "altr,socfpga-s10-ecc-manager" - interrupts : Should be single bit error interrupt, then double bit error interrupt. - interrupt-controller : boolean indicator that ECC Manager is an interrupt controller - #interrupt-cells : must be set to 2. Subcomponents: SDRAM ECC Required Properties: - compatible : Should be "altr,sdram-edac-s10" - interrupts : Should be single bit error interrupt, then double bit error interrupt, in this order. Example: eccmgr { compatible = "altr,socfpga-s10-ecc-manager"; interrupts = <0 15 4>, <0 95 4>; interrupt-controller; #interrupt-cells = <2>; sdramedac { compatible = "altr,sdram-edac-s10"; interrupts = <16 4>, <48 4>; }; }; |