Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 | /* * This program is free software; you can redistribute it and/or modify it * under the terms of the GNU General Public License version 2 as published * by the Free Software Foundation. * * Copyright (C) 2010 John Crispin <john@phrozen.org> * Copyright (C) 2013-2015 Lantiq Beteiligungs-GmbH & Co.KG */ #include <linux/io.h> #include <linux/export.h> #include <linux/clk.h> #include <asm/time.h> #include <asm/irq.h> #include <asm/div64.h> #include <lantiq_soc.h> #include "../clk.h" static unsigned int ram_clocks[] = { CLOCK_167M, CLOCK_133M, CLOCK_111M, CLOCK_83M }; #define DDR_HZ ram_clocks[ltq_cgu_r32(CGU_SYS) & 0x3] /* legacy xway clock */ #define CGU_SYS 0x10 /* vr9, ar10/grx390 clock */ #define CGU_SYS_XRX 0x0c #define CGU_IF_CLK_AR10 0x24 unsigned long ltq_danube_fpi_hz(void) { unsigned long ddr_clock = DDR_HZ; if (ltq_cgu_r32(CGU_SYS) & 0x40) return ddr_clock >> 1; return ddr_clock; } unsigned long ltq_danube_cpu_hz(void) { switch (ltq_cgu_r32(CGU_SYS) & 0xc) { case 0: return CLOCK_333M; case 4: return DDR_HZ; case 8: return DDR_HZ << 1; default: return DDR_HZ >> 1; } } unsigned long ltq_danube_pp32_hz(void) { unsigned int clksys = (ltq_cgu_r32(CGU_SYS) >> 7) & 3; unsigned long clk; switch (clksys) { case 1: clk = CLOCK_240M; break; case 2: clk = CLOCK_222M; break; case 3: clk = CLOCK_133M; break; default: clk = CLOCK_266M; break; } return clk; } unsigned long ltq_ar9_sys_hz(void) { if (((ltq_cgu_r32(CGU_SYS) >> 3) & 0x3) == 0x2) return CLOCK_393M; return CLOCK_333M; } unsigned long ltq_ar9_fpi_hz(void) { unsigned long sys = ltq_ar9_sys_hz(); if (ltq_cgu_r32(CGU_SYS) & BIT(0)) return sys / 3; else return sys / 2; } unsigned long ltq_ar9_cpu_hz(void) { if (ltq_cgu_r32(CGU_SYS) & BIT(2)) return ltq_ar9_fpi_hz(); else return ltq_ar9_sys_hz(); } unsigned long ltq_vr9_cpu_hz(void) { unsigned int cpu_sel; unsigned long clk; cpu_sel = (ltq_cgu_r32(CGU_SYS_XRX) >> 4) & 0xf; switch (cpu_sel) { case 0: clk = CLOCK_600M; break; case 1: clk = CLOCK_500M; break; case 2: clk = CLOCK_393M; break; case 3: clk = CLOCK_333M; break; case 5: case 6: clk = CLOCK_196_608M; break; case 7: clk = CLOCK_167M; break; case 4: case 8: case 9: clk = CLOCK_125M; break; default: clk = 0; break; } return clk; } unsigned long ltq_vr9_fpi_hz(void) { unsigned int ocp_sel, cpu_clk; unsigned long clk; cpu_clk = ltq_vr9_cpu_hz(); ocp_sel = ltq_cgu_r32(CGU_SYS_XRX) & 0x3; switch (ocp_sel) { case 0: /* OCP ratio 1 */ clk = cpu_clk; break; case 2: /* OCP ratio 2 */ clk = cpu_clk / 2; break; case 3: /* OCP ratio 2.5 */ clk = (cpu_clk * 2) / 5; break; case 4: /* OCP ratio 3 */ clk = cpu_clk / 3; break; default: clk = 0; break; } return clk; } unsigned long ltq_vr9_pp32_hz(void) { unsigned int clksys = (ltq_cgu_r32(CGU_SYS) >> 16) & 0x7; unsigned long clk; switch (clksys) { case 0: clk = CLOCK_500M; break; case 1: clk = CLOCK_432M; break; case 2: clk = CLOCK_288M; break; default: clk = CLOCK_500M; break; } return clk; } unsigned long ltq_ar10_cpu_hz(void) { unsigned int clksys; int cpu_fs = (ltq_cgu_r32(CGU_SYS_XRX) >> 8) & 0x1; int freq_div = (ltq_cgu_r32(CGU_SYS_XRX) >> 4) & 0x7; switch (cpu_fs) { case 0: clksys = CLOCK_500M; break; case 1: clksys = CLOCK_600M; break; default: clksys = CLOCK_500M; break; } switch (freq_div) { case 0: return clksys; case 1: return clksys >> 1; case 2: return clksys >> 2; default: return clksys; } } unsigned long ltq_ar10_fpi_hz(void) { int freq_fpi = (ltq_cgu_r32(CGU_IF_CLK_AR10) >> 25) & 0xf; switch (freq_fpi) { case 1: return CLOCK_300M; case 5: return CLOCK_250M; case 2: return CLOCK_150M; case 6: return CLOCK_125M; default: return CLOCK_125M; } } unsigned long ltq_ar10_pp32_hz(void) { unsigned int clksys = (ltq_cgu_r32(CGU_SYS) >> 16) & 0x7; unsigned long clk; switch (clksys) { case 1: clk = CLOCK_250M; break; case 4: clk = CLOCK_400M; break; default: clk = CLOCK_250M; break; } return clk; } unsigned long ltq_grx390_cpu_hz(void) { unsigned int clksys; int cpu_fs = ((ltq_cgu_r32(CGU_SYS_XRX) >> 9) & 0x3); int freq_div = ((ltq_cgu_r32(CGU_SYS_XRX) >> 4) & 0x7); switch (cpu_fs) { case 0: clksys = CLOCK_600M; break; case 1: clksys = CLOCK_666M; break; case 2: clksys = CLOCK_720M; break; default: clksys = CLOCK_600M; break; } switch (freq_div) { case 0: return clksys; case 1: return clksys >> 1; case 2: return clksys >> 2; default: return clksys; } } unsigned long ltq_grx390_fpi_hz(void) { /* fpi clock is derived from ddr_clk */ unsigned int clksys; int cpu_fs = ((ltq_cgu_r32(CGU_SYS_XRX) >> 9) & 0x3); int freq_div = ((ltq_cgu_r32(CGU_SYS_XRX)) & 0x7); switch (cpu_fs) { case 0: clksys = CLOCK_600M; break; case 1: clksys = CLOCK_666M; break; case 2: clksys = CLOCK_720M; break; default: clksys = CLOCK_600M; break; } switch (freq_div) { case 1: return clksys >> 1; case 2: return clksys >> 2; default: return clksys >> 1; } } unsigned long ltq_grx390_pp32_hz(void) { unsigned int clksys = (ltq_cgu_r32(CGU_SYS) >> 16) & 0x7; unsigned long clk; switch (clksys) { case 1: clk = CLOCK_250M; break; case 2: clk = CLOCK_432M; break; case 4: clk = CLOCK_400M; break; default: clk = CLOCK_250M; break; } return clk; } |