Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 | /* * Device Tree for the ARM Integrator/AP platform */ /dts-v1/; /include/ "integrator.dtsi" / { model = "ARM Integrator/AP"; compatible = "arm,integrator-ap"; dma-ranges = <0x80000000 0x0 0x80000000>; aliases { arm,timer-primary = &timer2; arm,timer-secondary = &timer1; }; chosen { bootargs = "root=/dev/ram0 console=ttyAM0,38400n8 earlyprintk"; }; /* 24 MHz chrystal on the Integrator/AP development board */ xtal24mhz: xtal24mhz@24M { #clock-cells = <0>; compatible = "fixed-clock"; clock-frequency = <24000000>; }; pclk: pclk@0 { #clock-cells = <0>; compatible = "fixed-factor-clock"; clock-div = <1>; clock-mult = <1>; clocks = <&xtal24mhz>; }; /* The UART clock is 14.74 MHz divided by an ICS525 */ uartclk: uartclk@14.74M { #clock-cells = <0>; compatible = "fixed-clock"; clock-frequency = <14745600>; clocks = <&xtal24mhz>; }; core-module@10000000 { /* 24 MHz chrystal on the core module */ cm24mhz: cm24mhz@24M { #clock-cells = <0>; compatible = "fixed-clock"; clock-frequency = <24000000>; }; /* Oscillator on the core module, clocks the CPU core */ cmosc: cmosc@24M { compatible = "arm,syscon-icst525-integratorap-cm"; #clock-cells = <0>; lock-offset = <0x14>; vco-offset = <0x08>; clocks = <&cm24mhz>; }; /* Auxilary oscillator on the core module, 32.369MHz at boot */ auxosc: auxosc@24M { compatible = "arm,syscon-icst525"; #clock-cells = <0>; lock-offset = <0x14>; vco-offset = <0x1c>; clocks = <&cm24mhz>; }; }; syscon { compatible = "arm,integrator-ap-syscon", "syscon"; reg = <0x11000000 0x100>; interrupt-parent = <&pic>; /* These are the logical module IRQs */ interrupts = <9>, <10>, <11>, <12>; /* * SYSCLK clocks PCIv3 bridge, system controller and the * logic modules. */ sysclk: apsys@24M { compatible = "arm,syscon-icst525-integratorap-sys"; #clock-cells = <0>; lock-offset = <0x1c>; vco-offset = <0x04>; clocks = <&xtal24mhz>; }; /* One-bit control for the PCI bus clock (33 or 25 MHz) */ pciclk: pciclk@24M { compatible = "arm,syscon-icst525-integratorap-pci"; #clock-cells = <0>; lock-offset = <0x1c>; vco-offset = <0x04>; clocks = <&xtal24mhz>; }; }; timer0: timer@13000000 { compatible = "arm,integrator-timer"; clocks = <&xtal24mhz>; }; timer1: timer@13000100 { compatible = "arm,integrator-timer"; clocks = <&xtal24mhz>; }; timer2: timer@13000200 { compatible = "arm,integrator-timer"; clocks = <&xtal24mhz>; }; pic: pic@14000000 { valid-mask = <0x003fffff>; }; pci: pciv3@62000000 { compatible = "v3,v360epc-pci"; #interrupt-cells = <1>; #size-cells = <2>; #address-cells = <3>; reg = <0x62000000 0x10000>; interrupt-parent = <&pic>; interrupts = <17>; /* Bus error IRQ */ ranges = <0x00000000 0 0x61000000 /* config space */ 0x61000000 0 0x00100000 /* 16 MiB @ 61000000 */ 0x01000000 0 0x0 /* I/O space */ 0x60000000 0 0x00100000 /* 16 MiB @ 60000000 */ 0x02000000 0 0x00000000 /* non-prefectable memory */ 0x40000000 0 0x10000000 /* 256 MiB @ 40000000 */ 0x42000000 0 0x10000000 /* prefetchable memory */ 0x50000000 0 0x10000000>; /* 256 MiB @ 50000000 */ interrupt-map-mask = <0xf800 0 0 0x7>; interrupt-map = < /* IDSEL 9 */ 0x4800 0 0 1 &pic 13 /* INT A on slot 9 is irq 13 */ 0x4800 0 0 2 &pic 14 /* INT B on slot 9 is irq 14 */ 0x4800 0 0 3 &pic 15 /* INT C on slot 9 is irq 15 */ 0x4800 0 0 4 &pic 16 /* INT D on slot 9 is irq 16 */ /* IDSEL 10 */ 0x5000 0 0 1 &pic 14 /* INT A on slot 10 is irq 14 */ 0x5000 0 0 2 &pic 15 /* INT B on slot 10 is irq 15 */ 0x5000 0 0 3 &pic 16 /* INT C on slot 10 is irq 16 */ 0x5000 0 0 4 &pic 13 /* INT D on slot 10 is irq 13 */ /* IDSEL 11 */ 0x5800 0 0 1 &pic 15 /* INT A on slot 11 is irq 15 */ 0x5800 0 0 2 &pic 16 /* INT B on slot 11 is irq 16 */ 0x5800 0 0 3 &pic 13 /* INT C on slot 11 is irq 13 */ 0x5800 0 0 4 &pic 14 /* INT D on slot 11 is irq 14 */ /* IDSEL 12 */ 0x6000 0 0 1 &pic 16 /* INT A on slot 12 is irq 16 */ 0x6000 0 0 2 &pic 13 /* INT B on slot 12 is irq 13 */ 0x6000 0 0 3 &pic 14 /* INT C on slot 12 is irq 14 */ 0x6000 0 0 4 &pic 15 /* INT D on slot 12 is irq 15 */ >; }; fpga { /* * The Integator/AP predates the idea to have magic numbers * identifying the PrimeCell in hardware, thus we have to * supply these from the device tree. */ rtc: rtc@15000000 { compatible = "arm,pl030", "arm,primecell"; arm,primecell-periphid = <0x00041030>; clocks = <&pclk>; clock-names = "apb_pclk"; }; uart0: uart@16000000 { compatible = "arm,pl010", "arm,primecell"; arm,primecell-periphid = <0x00041010>; clocks = <&uartclk>, <&pclk>; clock-names = "uartclk", "apb_pclk"; }; uart1: uart@17000000 { compatible = "arm,pl010", "arm,primecell"; arm,primecell-periphid = <0x00041010>; clocks = <&uartclk>, <&pclk>; clock-names = "uartclk", "apb_pclk"; }; kmi0: kmi@18000000 { compatible = "arm,pl050", "arm,primecell"; arm,primecell-periphid = <0x00041050>; clocks = <&xtal24mhz>, <&pclk>; clock-names = "KMIREFCLK", "apb_pclk"; }; kmi1: kmi@19000000 { compatible = "arm,pl050", "arm,primecell"; arm,primecell-periphid = <0x00041050>; clocks = <&xtal24mhz>, <&pclk>; clock-names = "KMIREFCLK", "apb_pclk"; }; }; }; |