Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 | /* * Keymile kmcoge4 Device Tree Source, based on the P2041RDB DTS * * (C) Copyright 2014 * Valentin Longchamp, Keymile AG, valentin.longchamp@keymile.com * * Copyright 2011 Freescale Semiconductor Inc. * * This program is free software; you can redistribute it and/or modify it * under the terms of the GNU General Public License as published by the * Free Software Foundation; either version 2 of the License, or (at your * option) any later version. */ /include/ "p2041si-pre.dtsi" / { model = "keymile,kmcoge4"; compatible = "keymile,kmcoge4", "keymile,kmp204x"; #address-cells = <2>; #size-cells = <2>; interrupt-parent = <&mpic>; memory { device_type = "memory"; }; reserved-memory { #address-cells = <2>; #size-cells = <2>; ranges; bman_fbpr: bman-fbpr { size = <0 0x1000000>; alignment = <0 0x1000000>; }; qman_fqd: qman-fqd { size = <0 0x400000>; alignment = <0 0x400000>; }; qman_pfdr: qman-pfdr { size = <0 0x2000000>; alignment = <0 0x2000000>; }; }; dcsr: dcsr@f00000000 { ranges = <0x00000000 0xf 0x00000000 0x01008000>; }; bportals: bman-portals@ff4000000 { ranges = <0x0 0xf 0xf4000000 0x200000>; }; qportals: qman-portals@ff4200000 { ranges = <0x0 0xf 0xf4200000 0x200000>; }; soc: soc@ffe000000 { ranges = <0x00000000 0xf 0xfe000000 0x1000000>; reg = <0xf 0xfe000000 0 0x00001000>; spi@110000 { flash@0 { #address-cells = <1>; #size-cells = <1>; compatible = "spansion,s25fl256s1", "jedec,spi-nor"; reg = <0>; spi-max-frequency = <20000000>; /* input clock */ }; network_clock@1 { compatible = "zarlink,zl30343"; reg = <1>; spi-max-frequency = <8000000>; }; flash@2 { #address-cells = <1>; #size-cells = <1>; compatible = "micron,m25p32", "jedec,spi-nor"; reg = <2>; spi-max-frequency = <15000000>; }; }; sdhc@114000 { status = "disabled"; }; i2c@119000 { status = "disabled"; }; i2c@119100 { status = "disabled"; }; usb0: usb@210000 { status = "disabled"; }; usb1: usb@211000 { status = "disabled"; }; sata@220000 { status = "disabled"; }; sata@221000 { status = "disabled"; }; fman0: fman@400000 { enet0: ethernet@e0000 { phy-connection-type = "sgmii"; fixed-link { speed = <1000>; full-duplex; }; }; mdio0: mdio@e1120 { front_phy: ethernet-phy@11 { reg = <0x11>; }; }; enet1: ethernet@e2000 { phy-connection-type = "sgmii"; fixed-link { speed = <1000>; full-duplex; }; }; enet2: ethernet@e4000 { status = "disabled"; }; enet3: ethernet@e6000 { status = "disabled"; }; enet4: ethernet@e8000 { phy-handle = <&front_phy>; phy-connection-type = "rgmii"; }; enet5: ethernet@f0000 { status = "disabled"; }; }; }; rio: rapidio@ffe0c0000 { status = "disabled"; }; lbc: localbus@ffe124000 { reg = <0xf 0xfe124000 0 0x1000>; ranges = <0 0 0xf 0xffa00000 0x00040000 /* LB 0 */ 1 0 0xf 0xfb000000 0x00010000 /* LB 1 */ 2 0 0xf 0xd0000000 0x10000000 /* LB 2 */ 3 0 0xf 0xe0000000 0x10000000>; /* LB 3 */ nand@0,0 { #address-cells = <1>; #size-cells = <1>; compatible = "fsl,elbc-fcm-nand"; reg = <0 0 0x40000>; }; board-control@1,0 { compatible = "keymile,qriox"; reg = <1 0 0x80>; }; chassis-mgmt@3,0 { compatible = "keymile,bfticu"; interrupt-controller; #interrupt-cells = <2>; reg = <3 0 0x100>; interrupt-parent = <&mpic>; interrupts = <6 1 0 0>; }; }; pci0: pcie@ffe200000 { reg = <0xf 0xfe200000 0 0x1000>; ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>; pcie@0 { ranges = <0x02000000 0 0xe0000000 0x02000000 0 0xe0000000 0 0x20000000 0x01000000 0 0x00000000 0x01000000 0 0x00000000 0 0x00010000>; }; }; pci1: pcie@ffe201000 { status = "disabled"; }; pci2: pcie@ffe202000 { reg = <0xf 0xfe202000 0 0x1000>; ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x20000000 0x01000000 0 0x00000000 0xf 0xf8010000 0 0x00010000>; pcie@0 { ranges = <0x02000000 0 0xe0000000 0x02000000 0 0xe0000000 0 0x20000000 0x01000000 0 0x00000000 0x01000000 0 0x00000000 0 0x00010000>; }; }; }; /include/ "p2041si-post.dtsi" |