Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 | /* * Freescale Media5200 board Device Tree Source * * Copyright 2009 Secret Lab Technologies Ltd. * Grant Likely <grant.likely@secretlab.ca> * Steven Cavanagh <scavanagh@secretlab.ca> * * This program is free software; you can redistribute it and/or modify it * under the terms of the GNU General Public License as published by the * Free Software Foundation; either version 2 of the License, or (at your * option) any later version. */ /include/ "mpc5200b.dtsi" &gpt0 { fsl,has-wdt; }; / { model = "fsl,media5200"; compatible = "fsl,media5200"; aliases { console = &console; ethernet0 = ð0; }; chosen { linux,stdout-path = &console; }; cpus { PowerPC,5200@0 { timebase-frequency = <33000000>; // 33 MHz, these were configured by U-Boot bus-frequency = <132000000>; // 132 MHz clock-frequency = <396000000>; // 396 MHz }; }; memory { reg = <0x00000000 0x08000000>; // 128MB RAM }; soc5200@f0000000 { bus-frequency = <132000000>;// 132 MHz psc@2000 { // PSC1 status = "disabled"; }; psc@2200 { // PSC2 status = "disabled"; }; psc@2400 { // PSC3 status = "disabled"; }; psc@2600 { // PSC4 status = "disabled"; }; psc@2800 { // PSC5 status = "disabled"; }; // PSC6 in uart mode console: psc@2c00 { // PSC6 compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart"; }; ethernet@3000 { phy-handle = <&phy0>; }; mdio@3000 { phy0: ethernet-phy@0 { reg = <0>; }; }; usb@1000 { reg = <0x1000 0x100>; }; }; pci@f0000d00 { interrupt-map-mask = <0xf800 0 0 7>; interrupt-map = <0xc000 0 0 1 &media5200_fpga 0 2 // 1st slot 0xc000 0 0 2 &media5200_fpga 0 3 0xc000 0 0 3 &media5200_fpga 0 4 0xc000 0 0 4 &media5200_fpga 0 5 0xc800 0 0 1 &media5200_fpga 0 3 // 2nd slot 0xc800 0 0 2 &media5200_fpga 0 4 0xc800 0 0 3 &media5200_fpga 0 5 0xc800 0 0 4 &media5200_fpga 0 2 0xd000 0 0 1 &media5200_fpga 0 4 // miniPCI 0xd000 0 0 2 &media5200_fpga 0 5 0xe000 0 0 1 &media5200_fpga 0 5 // CoralIP >; ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000 0x02000000 0 0xa0000000 0xa0000000 0 0x10000000 0x01000000 0 0x00000000 0xb0000000 0 0x01000000>; interrupt-parent = <&mpc5200_pic>; }; localbus { ranges = < 0 0 0xfc000000 0x02000000 1 0 0xfe000000 0x02000000 2 0 0xf0010000 0x00010000 3 0 0xf0020000 0x00010000 >; flash@0,0 { compatible = "amd,am29lv28ml", "cfi-flash"; reg = <0 0x0 0x2000000>; // 32 MB bank-width = <4>; // Width in bytes of the flash bank device-width = <2>; // Two devices on each bank }; flash@1,0 { compatible = "amd,am29lv28ml", "cfi-flash"; reg = <1 0 0x2000000>; // 32 MB bank-width = <4>; // Width in bytes of the flash bank device-width = <2>; // Two devices on each bank }; media5200_fpga: fpga@2,0 { compatible = "fsl,media5200-fpga"; interrupt-controller; #interrupt-cells = <2>; // 0:bank 1:id; no type field reg = <2 0 0x10000>; interrupt-parent = <&mpc5200_pic>; interrupts = <0 0 3 // IRQ bank 0 1 1 3>; // IRQ bank 1 }; uart@3,0 { compatible = "ti,tl16c752bpt"; reg = <3 0 0x10000>; interrupt-parent = <&media5200_fpga>; interrupts = <0 0 0 1>; // 2 irqs }; }; }; |