Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 | /* * Helper routines for R-Car sound ADG. * * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com> * * This file is subject to the terms and conditions of the GNU General Public * License. See the file "COPYING" in the main directory of this archive * for more details. */ #include <linux/sh_clk.h> #include "rsnd.h" #define CLKA 0 #define CLKB 1 #define CLKC 2 #define CLKI 3 #define CLKMAX 4 struct rsnd_adg { struct clk *clk[CLKMAX]; int rate_of_441khz_div_6; int rate_of_48khz_div_6; u32 ckr; }; #define for_each_rsnd_clk(pos, adg, i) \ for (i = 0, (pos) = adg->clk[i]; \ i < CLKMAX; \ i++, (pos) = adg->clk[i]) #define rsnd_priv_to_adg(priv) ((struct rsnd_adg *)(priv)->adg) static enum rsnd_reg rsnd_adg_ssi_reg_get(int id) { enum rsnd_reg reg; /* * SSI 8 is not connected to ADG. * it works with SSI 7 */ if (id == 8) return RSND_REG_MAX; if (0 <= id && id <= 3) reg = RSND_REG_AUDIO_CLK_SEL0; else if (4 <= id && id <= 7) reg = RSND_REG_AUDIO_CLK_SEL1; else reg = RSND_REG_AUDIO_CLK_SEL2; return reg; } int rsnd_adg_ssi_clk_stop(struct rsnd_mod *mod) { struct rsnd_priv *priv = rsnd_mod_to_priv(mod); enum rsnd_reg reg; int id; /* * "mod" = "ssi" here. * we can get "ssi id" from mod */ id = rsnd_mod_id(mod); reg = rsnd_adg_ssi_reg_get(id); rsnd_write(priv, mod, reg, 0); return 0; } int rsnd_adg_ssi_clk_try_start(struct rsnd_mod *mod, unsigned int rate) { struct rsnd_priv *priv = rsnd_mod_to_priv(mod); struct rsnd_adg *adg = rsnd_priv_to_adg(priv); struct device *dev = rsnd_priv_to_dev(priv); struct clk *clk; enum rsnd_reg reg; int id, shift, i; u32 data; int sel_table[] = { [CLKA] = 0x1, [CLKB] = 0x2, [CLKC] = 0x3, [CLKI] = 0x0, }; dev_dbg(dev, "request clock = %d\n", rate); /* * find suitable clock from * AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC/AUDIO_CLKI. */ data = 0; for_each_rsnd_clk(clk, adg, i) { if (rate == clk_get_rate(clk)) { data = sel_table[i]; goto found_clock; } } /* * find 1/6 clock from BRGA/BRGB */ if (rate == adg->rate_of_441khz_div_6) { data = 0x10; goto found_clock; } if (rate == adg->rate_of_48khz_div_6) { data = 0x20; goto found_clock; } return -EIO; found_clock: /* see rsnd_adg_ssi_clk_init() */ rsnd_mod_bset(mod, SSICKR, 0x00FF0000, adg->ckr); rsnd_mod_write(mod, BRRA, 0x00000002); /* 1/6 */ rsnd_mod_write(mod, BRRB, 0x00000002); /* 1/6 */ /* * This "mod" = "ssi" here. * we can get "ssi id" from mod */ id = rsnd_mod_id(mod); reg = rsnd_adg_ssi_reg_get(id); dev_dbg(dev, "ADG: ssi%d selects clk%d = %d", id, i, rate); /* * Enable SSIx clock */ shift = (id % 4) * 8; rsnd_bset(priv, mod, reg, 0xFF << shift, data << shift); return 0; } static void rsnd_adg_ssi_clk_init(struct rsnd_priv *priv, struct rsnd_adg *adg) { struct clk *clk; unsigned long rate; u32 ckr; int i; int brg_table[] = { [CLKA] = 0x0, [CLKB] = 0x1, [CLKC] = 0x4, [CLKI] = 0x2, }; /* * This driver is assuming that AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC * have 44.1kHz or 48kHz base clocks for now. * * SSI itself can divide parent clock by 1/1 - 1/16 * So, BRGA outputs 44.1kHz base parent clock 1/32, * and, BRGB outputs 48.0kHz base parent clock 1/32 here. * see * rsnd_adg_ssi_clk_try_start() */ ckr = 0; adg->rate_of_441khz_div_6 = 0; adg->rate_of_48khz_div_6 = 0; for_each_rsnd_clk(clk, adg, i) { rate = clk_get_rate(clk); if (0 == rate) /* not used */ continue; /* RBGA */ if (!adg->rate_of_441khz_div_6 && (0 == rate % 44100)) { adg->rate_of_441khz_div_6 = rate / 6; ckr |= brg_table[i] << 20; } /* RBGB */ if (!adg->rate_of_48khz_div_6 && (0 == rate % 48000)) { adg->rate_of_48khz_div_6 = rate / 6; ckr |= brg_table[i] << 16; } } adg->ckr = ckr; } int rsnd_adg_probe(struct platform_device *pdev, struct rcar_snd_info *info, struct rsnd_priv *priv) { struct rsnd_adg *adg; struct device *dev = rsnd_priv_to_dev(priv); struct clk *clk; int i; adg = devm_kzalloc(dev, sizeof(*adg), GFP_KERNEL); if (!adg) { dev_err(dev, "ADG allocate failed\n"); return -ENOMEM; } adg->clk[CLKA] = clk_get(NULL, "audio_clk_a"); adg->clk[CLKB] = clk_get(NULL, "audio_clk_b"); adg->clk[CLKC] = clk_get(NULL, "audio_clk_c"); adg->clk[CLKI] = clk_get(NULL, "audio_clk_internal"); for_each_rsnd_clk(clk, adg, i) { if (IS_ERR(clk)) { dev_err(dev, "Audio clock failed\n"); return -EIO; } } rsnd_adg_ssi_clk_init(priv, adg); priv->adg = adg; dev_dbg(dev, "adg probed\n"); return 0; } void rsnd_adg_remove(struct platform_device *pdev, struct rsnd_priv *priv) { struct rsnd_adg *adg = priv->adg; struct clk *clk; int i; for_each_rsnd_clk(clk, adg, i) clk_put(clk); } |