Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 | /* * SMC 37C93X initialization code */ #include <linux/kernel.h> #include <linux/mm.h> #include <linux/init.h> #include <linux/delay.h> #include <asm/hwrpb.h> #include <asm/io.h> #include <asm/segment.h> #define SMC_DEBUG 0 #if SMC_DEBUG # define DBG_DEVS(args) printk args #else # define DBG_DEVS(args) #endif #define KB 1024 #define MB (1024*KB) #define GB (1024*MB) /* device "activate" register contents */ #define DEVICE_ON 1 #define DEVICE_OFF 0 /* configuration on/off keys */ #define CONFIG_ON_KEY 0x55 #define CONFIG_OFF_KEY 0xaa /* configuration space device definitions */ #define FDC 0 #define IDE1 1 #define IDE2 2 #define PARP 3 #define SER1 4 #define SER2 5 #define RTCL 6 #define KYBD 7 #define AUXIO 8 /* Chip register offsets from base */ #define CONFIG_CONTROL 0x02 #define INDEX_ADDRESS 0x03 #define LOGICAL_DEVICE_NUMBER 0x07 #define DEVICE_ID 0x20 #define DEVICE_REV 0x21 #define POWER_CONTROL 0x22 #define POWER_MGMT 0x23 #define OSC 0x24 #define ACTIVATE 0x30 #define ADDR_HI 0x60 #define ADDR_LO 0x61 #define INTERRUPT_SEL 0x70 #define INTERRUPT_SEL_2 0x72 /* KYBD/MOUS only */ #define DMA_CHANNEL_SEL 0x74 /* FDC/PARP only */ #define FDD_MODE_REGISTER 0x90 #define FDD_OPTION_REGISTER 0x91 /* values that we read back that are expected ... */ #define VALID_DEVICE_ID 2 /* default device addresses */ #define KYBD_INTERRUPT 1 #define MOUS_INTERRUPT 12 #define COM2_BASE 0x2f8 #define COM2_INTERRUPT 3 #define COM1_BASE 0x3f8 #define COM1_INTERRUPT 4 #define PARP_BASE 0x3bc #define PARP_INTERRUPT 7 static unsigned long __init SMCConfigState(unsigned long baseAddr) { unsigned char devId; unsigned char devRev; unsigned long configPort; unsigned long indexPort; unsigned long dataPort; int i; configPort = indexPort = baseAddr; dataPort = configPort + 1; #define NUM_RETRIES 5 for (i = 0; i < NUM_RETRIES; i++) { outb(CONFIG_ON_KEY, configPort); outb(CONFIG_ON_KEY, configPort); outb(DEVICE_ID, indexPort); devId = inb(dataPort); if (devId == VALID_DEVICE_ID) { outb(DEVICE_REV, indexPort); devRev = inb(dataPort); break; } else udelay(100); } return (i != NUM_RETRIES) ? baseAddr : 0L; } static void __init SMCRunState(unsigned long baseAddr) { outb(CONFIG_OFF_KEY, baseAddr); } static unsigned long __init SMCDetectUltraIO(void) { unsigned long baseAddr; baseAddr = 0x3F0; if ( ( baseAddr = SMCConfigState( baseAddr ) ) == 0x3F0 ) { return( baseAddr ); } baseAddr = 0x370; if ( ( baseAddr = SMCConfigState( baseAddr ) ) == 0x370 ) { return( baseAddr ); } return( ( unsigned long )0 ); } static void __init SMCEnableDevice(unsigned long baseAddr, unsigned long device, unsigned long portaddr, unsigned long interrupt) { unsigned long indexPort; unsigned long dataPort; indexPort = baseAddr; dataPort = baseAddr + 1; outb(LOGICAL_DEVICE_NUMBER, indexPort); outb(device, dataPort); outb(ADDR_LO, indexPort); outb(( portaddr & 0xFF ), dataPort); outb(ADDR_HI, indexPort); outb((portaddr >> 8) & 0xFF, dataPort); outb(INTERRUPT_SEL, indexPort); outb(interrupt, dataPort); outb(ACTIVATE, indexPort); outb(DEVICE_ON, dataPort); } static void __init SMCEnableKYBD(unsigned long baseAddr) { unsigned long indexPort; unsigned long dataPort; indexPort = baseAddr; dataPort = baseAddr + 1; outb(LOGICAL_DEVICE_NUMBER, indexPort); outb(KYBD, dataPort); outb(INTERRUPT_SEL, indexPort); /* Primary interrupt select */ outb(KYBD_INTERRUPT, dataPort); outb(INTERRUPT_SEL_2, indexPort); /* Secondary interrupt select */ outb(MOUS_INTERRUPT, dataPort); outb(ACTIVATE, indexPort); outb(DEVICE_ON, dataPort); } static void __init SMCEnableFDC(unsigned long baseAddr) { unsigned long indexPort; unsigned long dataPort; unsigned char oldValue; indexPort = baseAddr; dataPort = baseAddr + 1; outb(LOGICAL_DEVICE_NUMBER, indexPort); outb(FDC, dataPort); outb(FDD_MODE_REGISTER, indexPort); oldValue = inb(dataPort); oldValue |= 0x0E; /* Enable burst mode */ outb(oldValue, dataPort); outb(INTERRUPT_SEL, indexPort); /* Primary interrupt select */ outb(0x06, dataPort ); outb(DMA_CHANNEL_SEL, indexPort); /* DMA channel select */ outb(0x02, dataPort); outb(ACTIVATE, indexPort); outb(DEVICE_ON, dataPort); } #if SMC_DEBUG static void __init SMCReportDeviceStatus(unsigned long baseAddr) { unsigned long indexPort; unsigned long dataPort; unsigned char currentControl; indexPort = baseAddr; dataPort = baseAddr + 1; outb(POWER_CONTROL, indexPort); currentControl = inb(dataPort); printk(currentControl & (1 << FDC) ? "\t+FDC Enabled\n" : "\t-FDC Disabled\n"); printk(currentControl & (1 << IDE1) ? "\t+IDE1 Enabled\n" : "\t-IDE1 Disabled\n"); printk(currentControl & (1 << IDE2) ? "\t+IDE2 Enabled\n" : "\t-IDE2 Disabled\n"); printk(currentControl & (1 << PARP) ? "\t+PARP Enabled\n" : "\t-PARP Disabled\n"); printk(currentControl & (1 << SER1) ? "\t+SER1 Enabled\n" : "\t-SER1 Disabled\n"); printk(currentControl & (1 << SER2) ? "\t+SER2 Enabled\n" : "\t-SER2 Disabled\n"); printk( "\n" ); } #endif int __init SMC93x_Init(void) { unsigned long SMCUltraBase; unsigned long flags; local_irq_save(flags); if ((SMCUltraBase = SMCDetectUltraIO()) != 0UL) { #if SMC_DEBUG SMCReportDeviceStatus(SMCUltraBase); #endif SMCEnableDevice(SMCUltraBase, SER1, COM1_BASE, COM1_INTERRUPT); DBG_DEVS(("SMC FDC37C93X: SER1 done\n")); SMCEnableDevice(SMCUltraBase, SER2, COM2_BASE, COM2_INTERRUPT); DBG_DEVS(("SMC FDC37C93X: SER2 done\n")); SMCEnableDevice(SMCUltraBase, PARP, PARP_BASE, PARP_INTERRUPT); DBG_DEVS(("SMC FDC37C93X: PARP done\n")); /* On PC164, IDE on the SMC is not enabled; CMD646 (PCI) on MB */ SMCEnableKYBD(SMCUltraBase); DBG_DEVS(("SMC FDC37C93X: KYB done\n")); SMCEnableFDC(SMCUltraBase); DBG_DEVS(("SMC FDC37C93X: FDC done\n")); #if SMC_DEBUG SMCReportDeviceStatus(SMCUltraBase); #endif SMCRunState(SMCUltraBase); local_irq_restore(flags); printk("SMC FDC37C93X Ultra I/O Controller found @ 0x%lx\n", SMCUltraBase); return 1; } else { local_irq_restore(flags); DBG_DEVS(("No SMC FDC37C93X Ultra I/O Controller found\n")); return 0; } } |