Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 | /* * ohci1394.c - driver for OHCI 1394 boards * Copyright (C)1999,2000 Sebastien Rougeaux <sebastien.rougeaux@anu.edu.au> * Gord Peters <GordPeters@smarttech.com> * 2001 Ben Collins <bcollins@debian.org> * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software Foundation, * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */ /* * Things known to be working: * . Async Request Transmit * . Async Response Receive * . Async Request Receive * . Async Response Transmit * . Iso Receive * . DMA mmap for iso receive * . Config ROM generation * * Things implemented, but still in test phase: * . Iso Transmit * . Async Stream Packets Transmit (Receive done via Iso interface) * * Things not implemented: * . DMA error recovery * * Known bugs: * . devctl BUS_RESET arg confusion (reset type or root holdoff?) * added LONG_RESET_ROOT and SHORT_RESET_ROOT for root holdoff --kk */ /* * Acknowledgments: * * Adam J Richter <adam@yggdrasil.com> * . Use of pci_class to find device * * Emilie Chung <emilie.chung@axis.com> * . Tip on Async Request Filter * * Pascal Drolet <pascal.drolet@informission.ca> * . Various tips for optimization and functionnalities * * Robert Ficklin <rficklin@westengineering.com> * . Loop in irq_handler * * James Goodwin <jamesg@Filanet.com> * . Various tips on initialization, self-id reception, etc. * * Albrecht Dress <ad@mpifr-bonn.mpg.de> * . Apple PowerBook detection * * Daniel Kobras <daniel.kobras@student.uni-tuebingen.de> * . Reset the board properly before leaving + misc cleanups * * Leon van Stuivenberg <leonvs@iae.nl> * . Bug fixes * * Ben Collins <bcollins@debian.org> * . Working big-endian support * . Updated to 2.4.x module scheme (PCI aswell) * . Config ROM generation * * Manfred Weihs <weihs@ict.tuwien.ac.at> * . Reworked code for initiating bus resets * (long, short, with or without hold-off) * * Nandu Santhi <contactnandu@users.sourceforge.net> * . Added support for nVidia nForce2 onboard Firewire chipset * */ #include <linux/kernel.h> #include <linux/list.h> #include <linux/slab.h> #include <linux/interrupt.h> #include <linux/wait.h> #include <linux/errno.h> #include <linux/module.h> #include <linux/moduleparam.h> #include <linux/pci.h> #include <linux/fs.h> #include <linux/poll.h> #include <asm/byteorder.h> #include <asm/atomic.h> #include <asm/uaccess.h> #include <linux/delay.h> #include <linux/spinlock.h> #include <asm/pgtable.h> #include <asm/page.h> #include <asm/irq.h> #include <linux/types.h> #include <linux/vmalloc.h> #include <linux/init.h> #ifdef CONFIG_PPC_PMAC #include <asm/machdep.h> #include <asm/pmac_feature.h> #include <asm/prom.h> #include <asm/pci-bridge.h> #endif #include "csr1212.h" #include "ieee1394.h" #include "ieee1394_types.h" #include "hosts.h" #include "dma.h" #include "iso.h" #include "ieee1394_core.h" #include "highlevel.h" #include "ohci1394.h" #ifdef CONFIG_IEEE1394_VERBOSEDEBUG #define OHCI1394_DEBUG #endif #ifdef DBGMSG #undef DBGMSG #endif #ifdef OHCI1394_DEBUG #define DBGMSG(fmt, args...) \ printk(KERN_INFO "%s: fw-host%d: " fmt "\n" , OHCI1394_DRIVER_NAME, ohci->host->id , ## args) #else #define DBGMSG(fmt, args...) do {} while (0) #endif /* print general (card independent) information */ #define PRINT_G(level, fmt, args...) \ printk(level "%s: " fmt "\n" , OHCI1394_DRIVER_NAME , ## args) /* print card specific information */ #define PRINT(level, fmt, args...) \ printk(level "%s: fw-host%d: " fmt "\n" , OHCI1394_DRIVER_NAME, ohci->host->id , ## args) /* Module Parameters */ static int phys_dma = 1; module_param(phys_dma, int, 0444); MODULE_PARM_DESC(phys_dma, "Enable physical DMA (default = 1)."); static void dma_trm_tasklet(unsigned long data); static void dma_trm_reset(struct dma_trm_ctx *d); static int alloc_dma_rcv_ctx(struct ti_ohci *ohci, struct dma_rcv_ctx *d, enum context_type type, int ctx, int num_desc, int buf_size, int split_buf_size, int context_base); static void free_dma_rcv_ctx(struct dma_rcv_ctx *d); static int alloc_dma_trm_ctx(struct ti_ohci *ohci, struct dma_trm_ctx *d, enum context_type type, int ctx, int num_desc, int context_base); static void ohci1394_pci_remove(struct pci_dev *pdev); #ifndef __LITTLE_ENDIAN static const size_t hdr_sizes[] = { 3, /* TCODE_WRITEQ */ 4, /* TCODE_WRITEB */ 3, /* TCODE_WRITE_RESPONSE */ 0, /* reserved */ 3, /* TCODE_READQ */ 4, /* TCODE_READB */ 3, /* TCODE_READQ_RESPONSE */ 4, /* TCODE_READB_RESPONSE */ 1, /* TCODE_CYCLE_START */ 4, /* TCODE_LOCK_REQUEST */ 2, /* TCODE_ISO_DATA */ 4, /* TCODE_LOCK_RESPONSE */ /* rest is reserved or link-internal */ }; static inline void header_le32_to_cpu(quadlet_t *data, unsigned char tcode) { size_t size; if (unlikely(tcode >= ARRAY_SIZE(hdr_sizes))) return; size = hdr_sizes[tcode]; while (size--) data[size] = le32_to_cpu(data[size]); } #else #define header_le32_to_cpu(w,x) do {} while (0) #endif /* !LITTLE_ENDIAN */ /*********************************** * IEEE-1394 functionality section * ***********************************/ static u8 get_phy_reg(struct ti_ohci *ohci, u8 addr) { int i; unsigned long flags; quadlet_t r; spin_lock_irqsave (&ohci->phy_reg_lock, flags); reg_write(ohci, OHCI1394_PhyControl, (addr << 8) | 0x00008000); for (i = 0; i < OHCI_LOOP_COUNT; i++) { if (reg_read(ohci, OHCI1394_PhyControl) & 0x80000000) break; mdelay(1); } r = reg_read(ohci, OHCI1394_PhyControl); if (i >= OHCI_LOOP_COUNT) PRINT (KERN_ERR, "Get PHY Reg timeout [0x%08x/0x%08x/%d]", r, r & 0x80000000, i); spin_unlock_irqrestore (&ohci->phy_reg_lock, flags); return (r & 0x00ff0000) >> 16; } static void set_phy_reg(struct ti_ohci *ohci, u8 addr, u8 data) { int i; unsigned long flags; u32 r = 0; spin_lock_irqsave (&ohci->phy_reg_lock, flags); reg_write(ohci, OHCI1394_PhyControl, (addr << 8) | data | 0x00004000); for (i = 0; i < OHCI_LOOP_COUNT; i++) { r = reg_read(ohci, OHCI1394_PhyControl); if (!(r & 0x00004000)) break; mdelay(1); } if (i == OHCI_LOOP_COUNT) PRINT (KERN_ERR, "Set PHY Reg timeout [0x%08x/0x%08x/%d]", r, r & 0x00004000, i); spin_unlock_irqrestore (&ohci->phy_reg_lock, flags); return; } /* Or's our value into the current value */ static void set_phy_reg_mask(struct ti_ohci *ohci, u8 addr, u8 data) { u8 old; old = get_phy_reg (ohci, addr); old |= data; set_phy_reg (ohci, addr, old); return; } static void handle_selfid(struct ti_ohci *ohci, struct hpsb_host *host, int phyid, int isroot) { quadlet_t *q = ohci->selfid_buf_cpu; quadlet_t self_id_count=reg_read(ohci, OHCI1394_SelfIDCount); size_t size; quadlet_t q0, q1; /* Check status of self-id reception */ if (ohci->selfid_swap) q0 = le32_to_cpu(q[0]); else q0 = q[0]; if ((self_id_count & 0x80000000) || ((self_id_count & 0x00FF0000) != (q0 & 0x00FF0000))) { PRINT(KERN_ERR, "Error in reception of SelfID packets [0x%08x/0x%08x] (count: %d)", self_id_count, q0, ohci->self_id_errors); /* Tip by James Goodwin <jamesg@Filanet.com>: * We had an error, generate another bus reset in response. */ if (ohci->self_id_errors<OHCI1394_MAX_SELF_ID_ERRORS) { set_phy_reg_mask (ohci, 1, 0x40); ohci->self_id_errors++; } else { PRINT(KERN_ERR, "Too many errors on SelfID error reception, giving up!"); } return; } /* SelfID Ok, reset error counter. */ ohci->self_id_errors = 0; size = ((self_id_count & 0x00001FFC) >> 2) - 1; q++; while (size > 0) { if (ohci->selfid_swap) { q0 = le32_to_cpu(q[0]); q1 = le32_to_cpu(q[1]); } else { q0 = q[0]; q1 = q[1]; } if (q0 == ~q1) { DBGMSG ("SelfID packet 0x%x received", q0); hpsb_selfid_received(host, cpu_to_be32(q0)); if (((q0 & 0x3f000000) >> 24) == phyid) DBGMSG ("SelfID for this node is 0x%08x", q0); } else { PRINT(KERN_ERR, "SelfID is inconsistent [0x%08x/0x%08x]", q0, q1); } q += 2; size -= 2; } DBGMSG("SelfID complete"); return; } static void ohci_soft_reset(struct ti_ohci *ohci) { int i; reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset); for (i = 0; i < OHCI_LOOP_COUNT; i++) { if (!(reg_read(ohci, OHCI1394_HCControlSet) & OHCI1394_HCControl_softReset)) break; mdelay(1); } DBGMSG ("Soft reset finished"); } /* Generate the dma receive prgs and start the context */ static void initialize_dma_rcv_ctx(struct dma_rcv_ctx *d, int generate_irq) { struct ti_ohci *ohci = (struct ti_ohci*)(d->ohci); int i; ohci1394_stop_context(ohci, d->ctrlClear, NULL); for (i=0; i<d->num_desc; i++) { u32 c; c = DMA_CTL_INPUT_MORE | DMA_CTL_UPDATE | DMA_CTL_BRANCH; if (generate_irq) c |= DMA_CTL_IRQ; d->prg_cpu[i]->control = cpu_to_le32(c | d->buf_size); /* End of descriptor list? */ if (i + 1 < d->num_desc) { d->prg_cpu[i]->branchAddress = cpu_to_le32((d->prg_bus[i+1] & 0xfffffff0) | 0x1); } else { d->prg_cpu[i]->branchAddress = cpu_to_le32((d->prg_bus[0] & 0xfffffff0)); } d->prg_cpu[i]->address = cpu_to_le32(d->buf_bus[i]); d->prg_cpu[i]->status = cpu_to_le32(d->buf_size); } d->buf_ind = 0; d->buf_offset = 0; if (d->type == DMA_CTX_ISO) { /* Clear contextControl */ reg_write(ohci, d->ctrlClear, 0xffffffff); /* Set bufferFill, isochHeader, multichannel for IR context */ reg_write(ohci, d->ctrlSet, 0xd0000000); /* Set the context match register to match on all tags */ reg_write(ohci, d->ctxtMatch, 0xf0000000); /* Clear the multi channel mask high and low registers */ reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, 0xffffffff); reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, 0xffffffff); /* Set up isoRecvIntMask to generate interrupts */ reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << d->ctx); } /* Tell the controller where the first AR program is */ reg_write(ohci, d->cmdPtr, d->prg_bus[0] | 0x1); /* Run context */ reg_write(ohci, d->ctrlSet, 0x00008000); DBGMSG("Receive DMA ctx=%d initialized", d->ctx); } /* Initialize the dma transmit context */ static void initialize_dma_trm_ctx(struct dma_trm_ctx *d) { struct ti_ohci *ohci = (struct ti_ohci*)(d->ohci); /* Stop the context */ ohci1394_stop_context(ohci, d->ctrlClear, NULL); d->prg_ind = 0; d->sent_ind = 0; d->free_prgs = d->num_desc; d->branchAddrPtr = NULL; INIT_LIST_HEAD(&d->fifo_list); INIT_LIST_HEAD(&d->pending_list); if (d->type == DMA_CTX_ISO) { /* enable interrupts */ reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << d->ctx); } DBGMSG("Transmit DMA ctx=%d initialized", d->ctx); } /* Count the number of available iso contexts */ static int get_nb_iso_ctx(struct ti_ohci *ohci, int reg) { int i,ctx=0; u32 tmp; reg_write(ohci, reg, 0xffffffff); tmp = reg_read(ohci, reg); DBGMSG("Iso contexts reg: %08x implemented: %08x", reg, tmp); /* Count the number of contexts */ for (i=0; i<32; i++) { if (tmp & 1) ctx++; tmp >>= 1; } return ctx; } /* Global initialization */ static void ohci_initialize(struct ti_ohci *ohci) { quadlet_t buf; int num_ports, i; spin_lock_init(&ohci->phy_reg_lock); /* Put some defaults to these undefined bus options */ buf = reg_read(ohci, OHCI1394_BusOptions); buf |= 0x60000000; /* Enable CMC and ISC */ if (hpsb_disable_irm) buf &= ~0x80000000; else buf |= 0x80000000; /* Enable IRMC */ buf &= ~0x00ff0000; /* XXX: Set cyc_clk_acc to zero for now */ buf &= ~0x18000000; /* Disable PMC and BMC */ reg_write(ohci, OHCI1394_BusOptions, buf); /* Set the bus number */ reg_write(ohci, OHCI1394_NodeID, 0x0000ffc0); /* Enable posted writes */ reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_postedWriteEnable); /* Clear link control register */ reg_write(ohci, OHCI1394_LinkControlClear, 0xffffffff); /* Enable cycle timer and cycle master and set the IRM * contender bit in our self ID packets if appropriate. */ reg_write(ohci, OHCI1394_LinkControlSet, OHCI1394_LinkControl_CycleTimerEnable | OHCI1394_LinkControl_CycleMaster); i = get_phy_reg(ohci, 4) | PHY_04_LCTRL; if (hpsb_disable_irm) i &= ~PHY_04_CONTENDER; else i |= PHY_04_CONTENDER; set_phy_reg(ohci, 4, i); /* Set up self-id dma buffer */ reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->selfid_buf_bus); /* enable self-id */ reg_write(ohci, OHCI1394_LinkControlSet, OHCI1394_LinkControl_RcvSelfID); /* Set the Config ROM mapping register */ reg_write(ohci, OHCI1394_ConfigROMmap, ohci->csr_config_rom_bus); /* Now get our max packet size */ ohci->max_packet_size = 1<<(((reg_read(ohci, OHCI1394_BusOptions)>>12)&0xf)+1); /* Clear the interrupt mask */ reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 0xffffffff); /* Clear the interrupt mask */ reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 0xffffffff); /* Initialize AR dma */ initialize_dma_rcv_ctx(&ohci->ar_req_context, 0); initialize_dma_rcv_ctx(&ohci->ar_resp_context, 0); /* Initialize AT dma */ initialize_dma_trm_ctx(&ohci->at_req_context); initialize_dma_trm_ctx(&ohci->at_resp_context); /* Accept AR requests from all nodes */ reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000); /* Set the address range of the physical response unit. * Most controllers do not implement it as a writable register though. * They will keep a hardwired offset of 0x00010000 and show 0x0 as * register content. * To actually enable physical responses is the job of our interrupt * handler which programs the physical request filter. */ reg_write(ohci, OHCI1394_PhyUpperBound, OHCI1394_PHYS_UPPER_BOUND_PROGRAMMED >> 16); DBGMSG("physUpperBoundOffset=%08x", reg_read(ohci, OHCI1394_PhyUpperBound)); /* Specify AT retries */ reg_write(ohci, OHCI1394_ATRetries, OHCI1394_MAX_AT_REQ_RETRIES | (OHCI1394_MAX_AT_RESP_RETRIES<<4) | (OHCI1394_MAX_PHYS_RESP_RETRIES<<8)); /* We don't want hardware swapping */ reg_write(ohci, OHCI1394_HCControlClear, OHCI1394_HCControl_noByteSwap); /* Enable interrupts */ reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_unrecoverableError | OHCI1394_masterIntEnable | OHCI1394_busReset | OHCI1394_selfIDComplete | OHCI1394_RSPkt | OHCI1394_RQPkt | OHCI1394_respTxComplete | OHCI1394_reqTxComplete | OHCI1394_isochRx | OHCI1394_isochTx | OHCI1394_postedWriteErr | OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent); /* Enable link */ reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_linkEnable); buf = reg_read(ohci, OHCI1394_Version); PRINT(KERN_INFO, "OHCI-1394 %d.%d (PCI): IRQ=[%d] " "MMIO=[%llx-%llx] Max Packet=[%d] IR/IT contexts=[%d/%d]", ((((buf) >> 16) & 0xf) + (((buf) >> 20) & 0xf) * 10), ((((buf) >> 4) & 0xf) + ((buf) & 0xf) * 10), ohci->dev->irq, (unsigned long long)pci_resource_start(ohci->dev, 0), (unsigned long long)pci_resource_start(ohci->dev, 0) + OHCI1394_REGISTER_SIZE - 1, ohci->max_packet_size, ohci->nb_iso_rcv_ctx, ohci->nb_iso_xmit_ctx); /* Check all of our ports to make sure that if anything is * connected, we enable that port. */ num_ports = get_phy_reg(ohci, 2) & 0xf; for (i = 0; i < num_ports; i++) { unsigned int status; set_phy_reg(ohci, 7, i); status = get_phy_reg(ohci, 8); if (status & 0x20) set_phy_reg(ohci, 8, status & ~1); } /* Serial EEPROM Sanity check. */ if ((ohci->max_packet_size < 512) || (ohci->max_packet_size > 4096)) { /* Serial EEPROM contents are suspect, set a sane max packet * size and print the raw contents for bug reports if verbose * debug is enabled. */ #ifdef CONFIG_IEEE1394_VERBOSEDEBUG int i; #endif PRINT(KERN_DEBUG, "Serial EEPROM has suspicious values, " "attempting to set max_packet_size to 512 bytes"); reg_write(ohci, OHCI1394_BusOptions, (reg_read(ohci, OHCI1394_BusOptions) & 0xf007) | 0x8002); ohci->max_packet_size = 512; #ifdef CONFIG_IEEE1394_VERBOSEDEBUG PRINT(KERN_DEBUG, " EEPROM Present: %d", (reg_read(ohci, OHCI1394_Version) >> 24) & 0x1); reg_write(ohci, OHCI1394_GUID_ROM, 0x80000000); for (i = 0; ((i < 1000) && (reg_read(ohci, OHCI1394_GUID_ROM) & 0x80000000)); i++) udelay(10); for (i = 0; i < 0x20; i++) { reg_write(ohci, OHCI1394_GUID_ROM, 0x02000000); PRINT(KERN_DEBUG, " EEPROM %02x: %02x", i, (reg_read(ohci, OHCI1394_GUID_ROM) >> 16) & 0xff); } #endif } } /* * Insert a packet in the DMA fifo and generate the DMA prg * FIXME: rewrite the program in order to accept packets crossing * page boundaries. * check also that a single dma descriptor doesn't cross a * page boundary. */ static void insert_packet(struct ti_ohci *ohci, struct dma_trm_ctx *d, struct hpsb_packet *packet) { u32 cycleTimer; int idx = d->prg_ind; DBGMSG("Inserting packet for node " NODE_BUS_FMT ", tlabel=%d, tcode=0x%x, speed=%d", NODE_BUS_ARGS(ohci->host, packet->node_id), packet->tlabel, packet->tcode, packet->speed_code); d->prg_cpu[idx]->begin.address = 0; d->prg_cpu[idx]->begin.branchAddress = 0; if (d->type == DMA_CTX_ASYNC_RESP) { /* * For response packets, we need to put a timeout value in * the 16 lower bits of the status... let's try 1 sec timeout */ cycleTimer = reg_read(ohci, OHCI1394_IsochronousCycleTimer); d->prg_cpu[idx]->begin.status = cpu_to_le32( (((((cycleTimer>>25)&0x7)+1)&0x7)<<13) | ((cycleTimer&0x01fff000)>>12)); DBGMSG("cycleTimer: %08x timeStamp: %08x", cycleTimer, d->prg_cpu[idx]->begin.status); } else d->prg_cpu[idx]->begin.status = 0; if ( (packet->type == hpsb_async) || (packet->type == hpsb_raw) ) { if (packet->type == hpsb_raw) { d->prg_cpu[idx]->data[0] = cpu_to_le32(OHCI1394_TCODE_PHY<<4); d->prg_cpu[idx]->data[1] = cpu_to_le32(packet->header[0]); d->prg_cpu[idx]->data[2] = cpu_to_le32(packet->header[1]); } else { d->prg_cpu[idx]->data[0] = packet->speed_code<<16 | (packet->header[0] & 0xFFFF); if (packet->tcode == TCODE_ISO_DATA) { /* Sending an async stream packet */ d->prg_cpu[idx]->data[1] = packet->header[0] & 0xFFFF0000; } else { /* Sending a normal async request or response */ d->prg_cpu[idx]->data[1] = (packet->header[1] & 0xFFFF) | (packet->header[0] & 0xFFFF0000); d->prg_cpu[idx]->data[2] = packet->header[2]; d->prg_cpu[idx]->data[3] = packet->header[3]; } header_le32_to_cpu(d->prg_cpu[idx]->data, packet->tcode); } if (packet->data_size) { /* block transmit */ if (packet->tcode == TCODE_STREAM_DATA){ d->prg_cpu[idx]->begin.control = cpu_to_le32(DMA_CTL_OUTPUT_MORE | DMA_CTL_IMMEDIATE | 0x8); } else { d->prg_cpu[idx]->begin.control = cpu_to_le32(DMA_CTL_OUTPUT_MORE | DMA_CTL_IMMEDIATE | 0x10); } d->prg_cpu[idx]->end.control = cpu_to_le32(DMA_CTL_OUTPUT_LAST | DMA_CTL_IRQ | DMA_CTL_BRANCH | packet->data_size); /* * Check that the packet data buffer * does not cross a page boundary. * * XXX Fix this some day. eth1394 seems to trigger * it, but ignoring it doesn't seem to cause a * problem. */ #if 0 if (cross_bound((unsigned long)packet->data, packet->data_size)>0) { /* FIXME: do something about it */ PRINT(KERN_ERR, "%s: packet data addr: %p size %Zd bytes " "cross page boundary", __func__, packet->data, packet->data_size); } #endif d->prg_cpu[idx]->end.address = cpu_to_le32( pci_map_single(ohci->dev, packet->data, packet->data_size, PCI_DMA_TODEVICE)); d->prg_cpu[idx]->end.branchAddress = 0; d->prg_cpu[idx]->end.status = 0; if (d->branchAddrPtr) *(d->branchAddrPtr) = cpu_to_le32(d->prg_bus[idx] | 0x3); d->branchAddrPtr = &(d->prg_cpu[idx]->end.branchAddress); } else { /* quadlet transmit */ if (packet->type == hpsb_raw) d->prg_cpu[idx]->begin.control = cpu_to_le32(DMA_CTL_OUTPUT_LAST | DMA_CTL_IMMEDIATE | DMA_CTL_IRQ | DMA_CTL_BRANCH | (packet->header_size + 4)); else d->prg_cpu[idx]->begin.control = cpu_to_le32(DMA_CTL_OUTPUT_LAST | DMA_CTL_IMMEDIATE | DMA_CTL_IRQ | DMA_CTL_BRANCH | packet->header_size); if (d->branchAddrPtr) *(d->branchAddrPtr) = cpu_to_le32(d->prg_bus[idx] | 0x2); d->branchAddrPtr = &(d->prg_cpu[idx]->begin.branchAddress); } } else { /* iso packet */ d->prg_cpu[idx]->data[0] = packet->speed_code<<16 | (packet->header[0] & 0xFFFF); d->prg_cpu[idx]->data[1] = packet->header[0] & 0xFFFF0000; header_le32_to_cpu(d->prg_cpu[idx]->data, packet->tcode); d->prg_cpu[idx]->begin.control = cpu_to_le32(DMA_CTL_OUTPUT_MORE | DMA_CTL_IMMEDIATE | 0x8); d->prg_cpu[idx]->end.control = cpu_to_le32(DMA_CTL_OUTPUT_LAST | DMA_CTL_UPDATE | DMA_CTL_IRQ | DMA_CTL_BRANCH | packet->data_size); d->prg_cpu[idx]->end.address = cpu_to_le32( pci_map_single(ohci->dev, packet->data, packet->data_size, PCI_DMA_TODEVICE)); d->prg_cpu[idx]->end.branchAddress = 0; d->prg_cpu[idx]->end.status = 0; DBGMSG("Iso xmit context info: header[%08x %08x]\n" " begin=%08x %08x %08x %08x\n" " %08x %08x %08x %08x\n" " end =%08x %08x %08x %08x", d->prg_cpu[idx]->data[0], d->prg_cpu[idx]->data[1], d->prg_cpu[idx]->begin.control, d->prg_cpu[idx]->begin.address, d->prg_cpu[idx]->begin.branchAddress, d->prg_cpu[idx]->begin.status, d->prg_cpu[idx]->data[0], d->prg_cpu[idx]->data[1], d->prg_cpu[idx]->data[2], d->prg_cpu[idx]->data[3], d->prg_cpu[idx]->end.control, d->prg_cpu[idx]->end.address, d->prg_cpu[idx]->end.branchAddress, d->prg_cpu[idx]->end.status); if (d->branchAddrPtr) *(d->branchAddrPtr) = cpu_to_le32(d->prg_bus[idx] | 0x3); d->branchAddrPtr = &(d->prg_cpu[idx]->end.branchAddress); } d->free_prgs--; /* queue the packet in the appropriate context queue */ list_add_tail(&packet->driver_list, &d->fifo_list); d->prg_ind = (d->prg_ind + 1) % d->num_desc; } /* * This function fills the FIFO with the (eventual) pending packets * and runs or wakes up the DMA prg if necessary. * * The function MUST be called with the d->lock held. */ static void dma_trm_flush(struct ti_ohci *ohci, struct dma_trm_ctx *d) { struct hpsb_packet *packet, *ptmp; int idx = d->prg_ind; int z = 0; /* insert the packets into the dma fifo */ list_for_each_entry_safe(packet, ptmp, &d->pending_list, driver_list) { if (!d->free_prgs) break; /* For the first packet only */ if (!z) z = (packet->data_size) ? 3 : 2; /* Insert the packet */ list_del_init(&packet->driver_list); insert_packet(ohci, d, packet); } /* Nothing must have been done, either no free_prgs or no packets */ if (z == 0) return; /* Is the context running ? (should be unless it is the first packet to be sent in this context) */ if (!(reg_read(ohci, d->ctrlSet) & 0x8000)) { u32 nodeId = reg_read(ohci, OHCI1394_NodeID); DBGMSG("Starting transmit DMA ctx=%d",d->ctx); reg_write(ohci, d->cmdPtr, d->prg_bus[idx] | z); /* Check that the node id is valid, and not 63 */ if (!(nodeId & 0x80000000) || (nodeId & 0x3f) == 63) PRINT(KERN_ERR, "Running dma failed because Node ID is not valid"); else reg_write(ohci, d->ctrlSet, 0x8000); } else { /* Wake up the dma context if necessary */ if (!(reg_read(ohci, d->ctrlSet) & 0x400)) DBGMSG("Waking transmit DMA ctx=%d",d->ctx); /* do this always, to avoid race condition */ reg_write(ohci, d->ctrlSet, 0x1000); } return; } /* Transmission of an async or iso packet */ static int ohci_transmit(struct hpsb_host *host, struct hpsb_packet *packet) { struct ti_ohci *ohci = host->hostdata; struct dma_trm_ctx *d; unsigned long flags; if (packet->data_size > ohci->max_packet_size) { PRINT(KERN_ERR, "Transmit packet size %Zd is too big", packet->data_size); return -EOVERFLOW; } if (packet->type == hpsb_raw) d = &ohci->at_req_context; else if ((packet->tcode & 0x02) && (packet->tcode != TCODE_ISO_DATA)) d = &ohci->at_resp_context; else d = &ohci->at_req_context; spin_lock_irqsave(&d->lock,flags); list_add_tail(&packet->driver_list, &d->pending_list); dma_trm_flush(ohci, d); spin_unlock_irqrestore(&d->lock,flags); return 0; } static int ohci_devctl(struct hpsb_host *host, enum devctl_cmd cmd, int arg) { struct ti_ohci *ohci = host->hostdata; int retval = 0, phy_reg; switch (cmd) { case RESET_BUS: switch (arg) { case SHORT_RESET: phy_reg = get_phy_reg(ohci, 5); phy_reg |= 0x40; set_phy_reg(ohci, 5, phy_reg); /* set ISBR */ break; case LONG_RESET: phy_reg = get_phy_reg(ohci, 1); phy_reg |= 0x40; set_phy_reg(ohci, 1, phy_reg); /* set IBR */ break; case SHORT_RESET_NO_FORCE_ROOT: phy_reg = get_phy_reg(ohci, 1); if (phy_reg & 0x80) { phy_reg &= ~0x80; set_phy_reg(ohci, 1, phy_reg); /* clear RHB */ } phy_reg = get_phy_reg(ohci, 5); phy_reg |= 0x40; set_phy_reg(ohci, 5, phy_reg); /* set ISBR */ break; case LONG_RESET_NO_FORCE_ROOT: phy_reg = get_phy_reg(ohci, 1); phy_reg &= ~0x80; phy_reg |= 0x40; set_phy_reg(ohci, 1, phy_reg); /* clear RHB, set IBR */ break; case SHORT_RESET_FORCE_ROOT: phy_reg = get_phy_reg(ohci, 1); if (!(phy_reg & 0x80)) { phy_reg |= 0x80; set_phy_reg(ohci, 1, phy_reg); /* set RHB */ } phy_reg = get_phy_reg(ohci, 5); phy_reg |= 0x40; set_phy_reg(ohci, 5, phy_reg); /* set ISBR */ break; case LONG_RESET_FORCE_ROOT: phy_reg = get_phy_reg(ohci, 1); phy_reg |= 0xc0; set_phy_reg(ohci, 1, phy_reg); /* set RHB and IBR */ break; default: retval = -1; } break; case GET_CYCLE_COUNTER: retval = reg_read(ohci, OHCI1394_IsochronousCycleTimer); break; case SET_CYCLE_COUNTER: reg_write(ohci, OHCI1394_IsochronousCycleTimer, arg); break; case SET_BUS_ID: PRINT(KERN_ERR, "devctl command SET_BUS_ID err"); break; case ACT_CYCLE_MASTER: if (arg) { /* check if we are root and other nodes are present */ u32 nodeId = reg_read(ohci, OHCI1394_NodeID); if ((nodeId & (1<<30)) && (nodeId & 0x3f)) { /* * enable cycleTimer, cycleMaster */ DBGMSG("Cycle master enabled"); reg_write(ohci, OHCI1394_LinkControlSet, OHCI1394_LinkControl_CycleTimerEnable | OHCI1394_LinkControl_CycleMaster); } } else { /* disable cycleTimer, cycleMaster, cycleSource */ reg_write(ohci, OHCI1394_LinkControlClear, OHCI1394_LinkControl_CycleTimerEnable | OHCI1394_LinkControl_CycleMaster | OHCI1394_LinkControl_CycleSource); } break; case CANCEL_REQUESTS: DBGMSG("Cancel request received"); dma_trm_reset(&ohci->at_req_context); dma_trm_reset(&ohci->at_resp_context); break; default: PRINT_G(KERN_ERR, "ohci_devctl cmd %d not implemented yet", cmd); break; } return retval; } /*********************************** * rawiso ISO reception * ***********************************/ /* We use either buffer-fill or packet-per-buffer DMA mode. The DMA buffer is split into "blocks" (regions described by one DMA descriptor). Each block must be one page or less in size, and must not cross a page boundary. There is one little wrinkle with buffer-fill mode: a packet that starts in the final block may wrap around into the first block. But the user API expects all packets to be contiguous. Our solution is to keep the very last page of the DMA buffer in reserve - if a packet spans the gap, we copy its tail into this page. */ struct ohci_iso_recv { struct ti_ohci *ohci; struct ohci1394_iso_tasklet task; int task_active; enum { BUFFER_FILL_MODE = 0, PACKET_PER_BUFFER_MODE = 1 } dma_mode; /* memory and PCI mapping for the DMA descriptors */ struct dma_prog_region prog; struct dma_cmd *block; /* = (struct dma_cmd*) prog.virt */ /* how many DMA blocks fit in the buffer */ unsigned int nblocks; /* stride of DMA blocks */ unsigned int buf_stride; /* number of blocks to batch between interrupts */ int block_irq_interval; /* block that DMA will finish next */ int block_dma; /* (buffer-fill only) block that the reader will release next */ int block_reader; /* (buffer-fill only) bytes of buffer the reader has released, less than one block */ int released_bytes; /* (buffer-fill only) buffer offset at which the next packet will appear */ int dma_offset; /* OHCI DMA context control registers */ u32 ContextControlSet; u32 ContextControlClear; u32 CommandPtr; u32 ContextMatch; }; static void ohci_iso_recv_task(unsigned long data); static void ohci_iso_recv_stop(struct hpsb_iso *iso); static void ohci_iso_recv_shutdown(struct hpsb_iso *iso); static int ohci_iso_recv_start(struct hpsb_iso *iso, int cycle, int tag_mask, int sync); static void ohci_iso_recv_program(struct hpsb_iso *iso); static int ohci_iso_recv_init(struct hpsb_iso *iso) { struct ti_ohci *ohci = iso->host->hostdata; struct ohci_iso_recv *recv; int ctx; int ret = -ENOMEM; recv = kmalloc(sizeof(*recv), GFP_KERNEL); if (!recv) return -ENOMEM; iso->hostdata = recv; recv->ohci = ohci; recv->task_active = 0; dma_prog_region_init(&recv->prog); recv->block = NULL; /* use buffer-fill mode, unless irq_interval is 1 (note: multichannel requires buffer-fill) */ if (((iso->irq_interval == 1 && iso->dma_mode == HPSB_ISO_DMA_OLD_ABI) || iso->dma_mode == HPSB_ISO_DMA_PACKET_PER_BUFFER) && iso->channel != -1) { recv->dma_mode = PACKET_PER_BUFFER_MODE; } else { recv->dma_mode = BUFFER_FILL_MODE; } /* set nblocks, buf_stride, block_irq_interval */ if (recv->dma_mode == BUFFER_FILL_MODE) { recv->buf_stride = PAGE_SIZE; /* one block per page of data in the DMA buffer, minus the final guard page */ recv->nblocks = iso->buf_size/PAGE_SIZE - 1; if (recv->nblocks < 3) { DBGMSG("ohci_iso_recv_init: DMA buffer too small"); goto err; } /* iso->irq_interval is in packets - translate that to blocks */ if (iso->irq_interval == 1) recv->block_irq_interval = 1; else recv->block_irq_interval = iso->irq_interval * ((recv->nblocks+1)/iso->buf_packets); if (recv->block_irq_interval*4 > recv->nblocks) recv->block_irq_interval = recv->nblocks/4; if (recv->block_irq_interval < 1) recv->block_irq_interval = 1; } else { int max_packet_size; recv->nblocks = iso->buf_packets; recv->block_irq_interval = iso->irq_interval; if (recv->block_irq_interval * 4 > iso->buf_packets) recv->block_irq_interval = iso->buf_packets / 4; if (recv->block_irq_interval < 1) recv->block_irq_interval = 1; /* choose a buffer stride */ /* must be a power of 2, and <= PAGE_SIZE */ max_packet_size = iso->buf_size / iso->buf_packets; for (recv->buf_stride = 8; recv->buf_stride < max_packet_size; recv->buf_stride *= 2); if (recv->buf_stride*iso->buf_packets > iso->buf_size || recv->buf_stride > PAGE_SIZE) { /* this shouldn't happen, but anyway... */ DBGMSG("ohci_iso_recv_init: problem choosing a buffer stride"); goto err; } } recv->block_reader = 0; recv->released_bytes = 0; recv->block_dma = 0; recv->dma_offset = 0; /* size of DMA program = one descriptor per block */ if (dma_prog_region_alloc(&recv->prog, sizeof(struct dma_cmd) * recv->nblocks, recv->ohci->dev)) goto err; recv->block = (struct dma_cmd*) recv->prog.kvirt; ohci1394_init_iso_tasklet(&recv->task, iso->channel == -1 ? OHCI_ISO_MULTICHANNEL_RECEIVE : OHCI_ISO_RECEIVE, ohci_iso_recv_task, (unsigned long) iso); if (ohci1394_register_iso_tasklet(recv->ohci, &recv->task) < 0) { ret = -EBUSY; goto err; } recv->task_active = 1; /* recv context registers are spaced 32 bytes apart */ ctx = recv->task.context; recv->ContextControlSet = OHCI1394_IsoRcvContextControlSet + 32 * ctx; recv->ContextControlClear = OHCI1394_IsoRcvContextControlClear + 32 * ctx; recv->CommandPtr = OHCI1394_IsoRcvCommandPtr + 32 * ctx; recv->ContextMatch = OHCI1394_IsoRcvContextMatch + 32 * ctx; if (iso->channel == -1) { /* clear multi-channel selection mask */ reg_write(recv->ohci, OHCI1394_IRMultiChanMaskHiClear, 0xFFFFFFFF); reg_write(recv->ohci, OHCI1394_IRMultiChanMaskLoClear, 0xFFFFFFFF); } /* write the DMA program */ ohci_iso_recv_program(iso); DBGMSG("ohci_iso_recv_init: %s mode, DMA buffer is %lu pages" " (%u bytes), using %u blocks, buf_stride %u, block_irq_interval %d", recv->dma_mode == BUFFER_FILL_MODE ? "buffer-fill" : "packet-per-buffer", iso->buf_size/PAGE_SIZE, iso->buf_size, recv->nblocks, recv->buf_stride, recv->block_irq_interval); return 0; err: ohci_iso_recv_shutdown(iso); return ret; } static void ohci_iso_recv_stop(struct hpsb_iso *iso) { struct ohci_iso_recv *recv = iso->hostdata; /* disable interrupts */ reg_write(recv->ohci, OHCI1394_IsoRecvIntMaskClear, 1 << recv->task.context); /* halt DMA */ ohci1394_stop_context(recv->ohci, recv->ContextControlClear, NULL); } static void ohci_iso_recv_shutdown(struct hpsb_iso *iso) { struct ohci_iso_recv *recv = iso->hostdata; if (recv->task_active) { ohci_iso_recv_stop(iso); ohci1394_unregister_iso_tasklet(recv->ohci, &recv->task); recv->task_active = 0; } dma_prog_region_free(&recv->prog); kfree(recv); iso->hostdata = NULL; } /* set up a "gapped" ring buffer DMA program */ static void ohci_iso_recv_program(struct hpsb_iso *iso) { struct ohci_iso_recv *recv = iso->hostdata; int blk; /* address of 'branch' field in previous DMA descriptor */ u32 *prev_branch = NULL; for (blk = 0; blk < recv->nblocks; blk++) { u32 control; /* the DMA descriptor */ struct dma_cmd *cmd = &recv->block[blk]; /* offset of the DMA descriptor relative to the DMA prog buffer */ unsigned long prog_offset = blk * sizeof(struct dma_cmd); /* offset of this packet's data within the DMA buffer */ unsigned long buf_offset = blk * recv->buf_stride; if (recv->dma_mode == BUFFER_FILL_MODE) { control = 2 << 28; /* INPUT_MORE */ } else { control = 3 << 28; /* INPUT_LAST */ } control |= 8 << 24; /* s = 1, update xferStatus and resCount */ /* interrupt on last block, and at intervals */ if (blk == recv->nblocks-1 || (blk % recv->block_irq_interval) == 0) { control |= 3 << 20; /* want interrupt */ } control |= 3 << 18; /* enable branch to address */ control |= recv->buf_stride; cmd->control = cpu_to_le32(control); cmd->address = cpu_to_le32(dma_region_offset_to_bus(&iso->data_buf, buf_offset)); cmd->branchAddress = 0; /* filled in on next loop */ cmd->status = cpu_to_le32(recv->buf_stride); /* link the previous descriptor to this one */ if (prev_branch) { *prev_branch = cpu_to_le32(dma_prog_region_offset_to_bus(&recv->prog, prog_offset) | 1); } prev_branch = &cmd->branchAddress; } /* the final descriptor's branch address and Z should be left at 0 */ } /* listen or unlisten to a specific channel (multi-channel mode only) */ static void ohci_iso_recv_change_channel(struct hpsb_iso *iso, unsigned char channel, int listen) { struct ohci_iso_recv *recv = iso->hostdata; int reg, i; if (channel < 32) { reg = listen ? OHCI1394_IRMultiChanMaskLoSet : OHCI1394_IRMultiChanMaskLoClear; i = channel; } else { reg = listen ? OHCI1394_IRMultiChanMaskHiSet : OHCI1394_IRMultiChanMaskHiClear; i = channel - 32; } reg_write(recv->ohci, reg, (1 << i)); /* issue a dummy read to force all PCI writes to be posted immediately */ mb(); reg_read(recv->ohci, OHCI1394_IsochronousCycleTimer); } static void ohci_iso_recv_set_channel_mask(struct hpsb_iso *iso, u64 mask) { struct ohci_iso_recv *recv = iso->hostdata; int i; for (i = 0; i < 64; i++) { if (mask & (1ULL << i)) { if (i < 32) reg_write(recv->ohci, OHCI1394_IRMultiChanMaskLoSet, (1 << i)); else reg_write(recv->ohci, OHCI1394_IRMultiChanMaskHiSet, (1 << (i-32))); } else { if (i < 32) reg_write(recv->ohci, OHCI1394_IRMultiChanMaskLoClear, (1 << i)); else reg_write(recv->ohci, OHCI1394_IRMultiChanMaskHiClear, (1 << (i-32))); } } /* issue a dummy read to force all PCI writes to be posted immediately */ mb(); reg_read(recv->ohci, OHCI1394_IsochronousCycleTimer); } static int ohci_iso_recv_start(struct hpsb_iso *iso, int cycle, int tag_mask, int sync) { struct ohci_iso_recv *recv = iso->hostdata; struct ti_ohci *ohci = recv->ohci; u32 command, contextMatch; reg_write(recv->ohci, recv->ContextControlClear, 0xFFFFFFFF); wmb(); /* always keep ISO headers */ command = (1 << 30); if (recv->dma_mode == BUFFER_FILL_MODE) command |= (1 << 31); reg_write(recv->ohci, recv->ContextControlSet, command); /* match on specified tags */ contextMatch = tag_mask << 28; if (iso->channel == -1) { /* enable multichannel reception */ reg_write(recv->ohci, recv->ContextControlSet, (1 << 28)); } else { /* listen on channel */ contextMatch |= iso->channel; } if (cycle != -1) { u32 seconds; /* enable cycleMatch */ reg_write(recv->ohci, recv->ContextControlSet, (1 << 29)); /* set starting cycle */ cycle &= 0x1FFF; /* 'cycle' is only mod 8000, but we also need two 'seconds' bits - just snarf them from the current time */ seconds = reg_read(recv->ohci, OHCI1394_IsochronousCycleTimer) >> 25; /* advance one second to give some extra time for DMA to start */ seconds += 1; cycle |= (seconds & 3) << 13; contextMatch |= cycle << 12; } if (sync != -1) { /* set sync flag on first DMA descriptor */ struct dma_cmd *cmd = &recv->block[recv->block_dma]; cmd->control |= cpu_to_le32(DMA_CTL_WAIT); /* match sync field */ contextMatch |= (sync&0xf)<<8; } reg_write(recv->ohci, recv->ContextMatch, contextMatch); /* address of first descriptor block */ command = dma_prog_region_offset_to_bus(&recv->prog, recv->block_dma * sizeof(struct dma_cmd)); command |= 1; /* Z=1 */ reg_write(recv->ohci, recv->CommandPtr, command); /* enable interrupts */ reg_write(recv->ohci, OHCI1394_IsoRecvIntMaskSet, 1 << recv->task.context); wmb(); /* run */ reg_write(recv->ohci, recv->ContextControlSet, 0x8000); /* issue a dummy read of the cycle timer register to force all PCI writes to be posted immediately */ mb(); reg_read(recv->ohci, OHCI1394_IsochronousCycleTimer); /* check RUN */ if (!(reg_read(recv->ohci, recv->ContextControlSet) & 0x8000)) { PRINT(KERN_ERR, "Error starting IR DMA (ContextControl 0x%08x)\n", reg_read(recv->ohci, recv->ContextControlSet)); return -1; } return 0; } static void ohci_iso_recv_release_block(struct ohci_iso_recv *recv, int block) { /* re-use the DMA descriptor for the block */ /* by linking the previous descriptor to it */ int next_i = block; int prev_i = (next_i == 0) ? (recv->nblocks - 1) : (next_i - 1); struct dma_cmd *next = &recv->block[next_i]; struct dma_cmd *prev = &recv->block[prev_i]; /* ignore out-of-range requests */ if ((block < 0) || (block > recv->nblocks)) return; /* 'next' becomes the new end of the DMA chain, so disable branch and enable interrupt */ next->branchAddress = 0; next->control |= cpu_to_le32(3 << 20); next->status = cpu_to_le32(recv->buf_stride); /* link prev to next */ prev->branchAddress = cpu_to_le32(dma_prog_region_offset_to_bus(&recv->prog, sizeof(struct dma_cmd) * next_i) | 1); /* Z=1 */ /* disable interrupt on previous DMA descriptor, except at intervals */ if ((prev_i % recv->block_irq_interval) == 0) { prev->control |= cpu_to_le32(3 << 20); /* enable interrupt */ } else { prev->control &= cpu_to_le32(~(3<<20)); /* disable interrupt */ } wmb(); /* wake up DMA in case it fell asleep */ reg_write(recv->ohci, recv->ContextControlSet, (1 << 12)); } static void ohci_iso_recv_bufferfill_release(struct ohci_iso_recv *recv, struct hpsb_iso_packet_info *info) { /* release the memory where the packet was */ recv->released_bytes += info->total_len; /* have we released enough memory for one block? */ while (recv->released_bytes > recv->buf_stride) { ohci_iso_recv_release_block(recv, recv->block_reader); recv->block_reader = (recv->block_reader + 1) % recv->nblocks; recv->released_bytes -= recv->buf_stride; } } static inline void ohci_iso_recv_release(struct hpsb_iso *iso, struct hpsb_iso_packet_info *info) { struct ohci_iso_recv *recv = iso->hostdata; if (recv->dma_mode == BUFFER_FILL_MODE) { ohci_iso_recv_bufferfill_release(recv, info); } else { ohci_iso_recv_release_block(recv, info - iso->infos); } } /* parse all packets from blocks that have been fully received */ static void ohci_iso_recv_bufferfill_parse(struct hpsb_iso *iso, struct ohci_iso_recv *recv) { int wake = 0; int runaway = 0; struct ti_ohci *ohci = recv->ohci; while (1) { /* we expect the next parsable packet to begin at recv->dma_offset */ /* note: packet layout is as shown in section 10.6.1.1 of the OHCI spec */ unsigned int offset; unsigned short len, cycle, total_len; unsigned char channel, tag, sy; unsigned char *p = iso->data_buf.kvirt; unsigned int this_block = recv->dma_offset/recv->buf_stride; /* don't loop indefinitely */ if (runaway++ > 100000) { atomic_inc(&iso->overflows); PRINT(KERN_ERR, "IR DMA error - Runaway during buffer parsing!\n"); break; } /* stop parsing once we arrive at block_dma (i.e. don't get ahead of DMA) */ if (this_block == recv->block_dma) break; wake = 1; /* parse data length, tag, channel, and sy */ /* note: we keep our own local copies of 'len' and 'offset' so the user can't mess with them by poking in the mmap area */ len = p[recv->dma_offset+2] | (p[recv->dma_offset+3] << 8); if (len > 4096) { PRINT(KERN_ERR, "IR DMA error - bogus 'len' value %u\n", len); } channel = p[recv->dma_offset+1] & 0x3F; tag = p[recv->dma_offset+1] >> 6; sy = p[recv->dma_offset+0] & 0xF; /* advance to data payload */ recv->dma_offset += 4; /* check for wrap-around */ if (recv->dma_offset >= recv->buf_stride*recv->nblocks) { recv->dma_offset -= recv->buf_stride*recv->nblocks; } /* dma_offset now points to the first byte of the data payload */ offset = recv->dma_offset; /* advance to xferStatus/timeStamp */ recv->dma_offset += len; total_len = len + 8; /* 8 bytes header+trailer in OHCI packet */ /* payload is padded to 4 bytes */ if (len % 4) { recv->dma_offset += 4 - (len%4); total_len += 4 - (len%4); } /* check for wrap-around */ if (recv->dma_offset >= recv->buf_stride*recv->nblocks) { /* uh oh, the packet data wraps from the last to the first DMA block - make the packet contiguous by copying its "tail" into the guard page */ int guard_off = recv->buf_stride*recv->nblocks; int tail_len = len - (guard_off - offset); if (tail_len > 0 && tail_len < recv->buf_stride) { memcpy(iso->data_buf.kvirt + guard_off, iso->data_buf.kvirt, tail_len); } recv->dma_offset -= recv->buf_stride*recv->nblocks; } /* parse timestamp */ cycle = p[recv->dma_offset+0] | (p[recv->dma_offset+1]<<8); cycle &= 0x1FFF; /* advance to next packet */ recv->dma_offset += 4; /* check for wrap-around */ if (recv->dma_offset >= recv->buf_stride*recv->nblocks) { recv->dma_offset -= recv->buf_stride*recv->nblocks; } hpsb_iso_packet_received(iso, offset, len, total_len, cycle, channel, tag, sy); } if (wake) hpsb_iso_wake(iso); } static void ohci_iso_recv_bufferfill_task(struct hpsb_iso *iso, struct ohci_iso_recv *recv) { int loop; struct ti_ohci *ohci = recv->ohci; /* loop over all blocks */ for (loop = 0; loop < recv->nblocks; loop++) { /* check block_dma to see if it's done */ struct dma_cmd *im = &recv->block[recv->block_dma]; /* check the DMA descriptor for new writes to xferStatus */ u16 xferstatus = le32_to_cpu(im->status) >> 16; /* rescount is the number of bytes *remaining to be written* in the block */ u16 rescount = le32_to_cpu(im->status) & 0xFFFF; unsigned char event = xferstatus & 0x1F; if (!event) { /* nothing has happened to this block yet */ break; } if (event != 0x11) { atomic_inc(&iso->overflows); PRINT(KERN_ERR, "IR DMA error - OHCI error code 0x%02x\n", event); } if (rescount != 0) { /* the card is still writing to this block; we can't touch it until it's done */ break; } /* OK, the block is finished... */ /* sync our view of the block */ dma_region_sync_for_cpu(&iso->data_buf, recv->block_dma*recv->buf_stride, recv->buf_stride); /* reset the DMA descriptor */ im->status = recv->buf_stride; /* advance block_dma */ recv->block_dma = (recv->block_dma + 1) % recv->nblocks; if ((recv->block_dma+1) % recv->nblocks == recv->block_reader) { atomic_inc(&iso->overflows); DBGMSG("ISO reception overflow - " "ran out of DMA blocks"); } } /* parse any packets that have arrived */ ohci_iso_recv_bufferfill_parse(iso, recv); } static void ohci_iso_recv_packetperbuf_task(struct hpsb_iso *iso, struct ohci_iso_recv *recv) { int count; int wake = 0; struct ti_ohci *ohci = recv->ohci; /* loop over the entire buffer */ for (count = 0; count < recv->nblocks; count++) { u32 packet_len = 0; /* pointer to the DMA descriptor */ struct dma_cmd *il = ((struct dma_cmd*) recv->prog.kvirt) + iso->pkt_dma; /* check the DMA descriptor for new writes to xferStatus */ u16 xferstatus = le32_to_cpu(il->status) >> 16; u16 rescount = le32_to_cpu(il->status) & 0xFFFF; unsigned char event = xferstatus & 0x1F; if (!event) { /* this packet hasn't come in yet; we are done for now */ goto out; } if (event == 0x11) { /* packet received successfully! */ /* rescount is the number of bytes *remaining* in the packet buffer, after the packet was written */ packet_len = recv->buf_stride - rescount; } else if (event == 0x02) { PRINT(KERN_ERR, "IR DMA error - packet too long for buffer\n"); } else if (event) { PRINT(KERN_ERR, "IR DMA error - OHCI error code 0x%02x\n", event); } /* sync our view of the buffer */ dma_region_sync_for_cpu(&iso->data_buf, iso->pkt_dma * recv->buf_stride, recv->buf_stride); /* record the per-packet info */ { /* iso header is 8 bytes ahead of the data payload */ unsigned char *hdr; unsigned int offset; unsigned short cycle; unsigned char channel, tag, sy; offset = iso->pkt_dma * recv->buf_stride; hdr = iso->data_buf.kvirt + offset; /* skip iso header */ offset += 8; packet_len -= 8; cycle = (hdr[0] | (hdr[1] << 8)) & 0x1FFF; channel = hdr[5] & 0x3F; tag = hdr[5] >> 6; sy = hdr[4] & 0xF; hpsb_iso_packet_received(iso, offset, packet_len, recv->buf_stride, cycle, channel, tag, sy); } /* reset the DMA descriptor */ il->status = recv->buf_stride; wake = 1; recv->block_dma = iso->pkt_dma; } out: if (wake) hpsb_iso_wake(iso); } static void ohci_iso_recv_task(unsigned long data) { struct hpsb_iso *iso = (struct hpsb_iso*) data; struct ohci_iso_recv *recv = iso->hostdata; if (recv->dma_mode == BUFFER_FILL_MODE) ohci_iso_recv_bufferfill_task(iso, recv); else ohci_iso_recv_packetperbuf_task(iso, recv); } /*********************************** * rawiso ISO transmission * ***********************************/ struct ohci_iso_xmit { struct ti_ohci *ohci; struct dma_prog_region prog; struct ohci1394_iso_tasklet task; int task_active; int last_cycle; atomic_t skips; u32 ContextControlSet; u32 ContextControlClear; u32 CommandPtr; }; /* transmission DMA program: one OUTPUT_MORE_IMMEDIATE for the IT header one OUTPUT_LAST for the buffer data */ struct iso_xmit_cmd { struct dma_cmd output_more_immediate; u8 iso_hdr[8]; u32 unused[2]; struct dma_cmd output_last; }; static int ohci_iso_xmit_init(struct hpsb_iso *iso); static int ohci_iso_xmit_start(struct hpsb_iso *iso, int cycle); static void ohci_iso_xmit_shutdown(struct hpsb_iso *iso); static void ohci_iso_xmit_task(unsigned long data); static int ohci_iso_xmit_init(struct hpsb_iso *iso) { struct ohci_iso_xmit *xmit; unsigned int prog_size; int ctx; int ret = -ENOMEM; xmit = kmalloc(sizeof(*xmit), GFP_KERNEL); if (!xmit) return -ENOMEM; iso->hostdata = xmit; xmit->ohci = iso->host->hostdata; xmit->task_active = 0; xmit->last_cycle = -1; atomic_set(&iso->skips, 0); dma_prog_region_init(&xmit->prog); prog_size = sizeof(struct iso_xmit_cmd) * iso->buf_packets; if (dma_prog_region_alloc(&xmit->prog, prog_size, xmit->ohci->dev)) goto err; ohci1394_init_iso_tasklet(&xmit->task, OHCI_ISO_TRANSMIT, ohci_iso_xmit_task, (unsigned long) iso); if (ohci1394_register_iso_tasklet(xmit->ohci, &xmit->task) < 0) { ret = -EBUSY; goto err; } xmit->task_active = 1; /* xmit context registers are spaced 16 bytes apart */ ctx = xmit->task.context; xmit->ContextControlSet = OHCI1394_IsoXmitContextControlSet + 16 * ctx; xmit->ContextControlClear = OHCI1394_IsoXmitContextControlClear + 16 * ctx; xmit->CommandPtr = OHCI1394_IsoXmitCommandPtr + 16 * ctx; return 0; err: ohci_iso_xmit_shutdown(iso); return ret; } static void ohci_iso_xmit_stop(struct hpsb_iso *iso) { struct ohci_iso_xmit *xmit = iso->hostdata; struct ti_ohci *ohci = xmit->ohci; /* disable interrupts */ reg_write(xmit->ohci, OHCI1394_IsoXmitIntMaskClear, 1 << xmit->task.context); /* halt DMA */ if (ohci1394_stop_context(xmit->ohci, xmit->ContextControlClear, NULL)) { /* XXX the DMA context will lock up if you try to send too much data! */ PRINT(KERN_ERR, "you probably exceeded the OHCI card's bandwidth limit - " "reload the module and reduce xmit bandwidth"); } } static void ohci_iso_xmit_shutdown(struct hpsb_iso *iso) { struct ohci_iso_xmit *xmit = iso->hostdata; if (xmit->task_active) { ohci_iso_xmit_stop(iso); ohci1394_unregister_iso_tasklet(xmit->ohci, &xmit->task); xmit->task_active = 0; } dma_prog_region_free(&xmit->prog); kfree(xmit); iso->hostdata = NULL; } static void ohci_iso_xmit_task(unsigned long data) { struct hpsb_iso *iso = (struct hpsb_iso*) data; struct ohci_iso_xmit *xmit = iso->hostdata; struct ti_ohci *ohci = xmit->ohci; int wake = 0; int count; /* check the whole buffer if necessary, starting at pkt_dma */ for (count = 0; count < iso->buf_packets; count++) { int cycle; /* DMA descriptor */ struct iso_xmit_cmd *cmd = dma_region_i(&xmit->prog, struct iso_xmit_cmd, iso->pkt_dma); /* check for new writes to xferStatus */ u16 xferstatus = le32_to_cpu(cmd->output_last.status) >> 16; u8 event = xferstatus & 0x1F; if (!event) { /* packet hasn't been sent yet; we are done for now */ break; } if (event != 0x11) PRINT(KERN_ERR, "IT DMA error - OHCI error code 0x%02x\n", event); /* at least one packet went out, so wake up the writer */ wake = 1; /* parse cycle */ cycle = le32_to_cpu(cmd->output_last.status) & 0x1FFF; if (xmit->last_cycle > -1) { int cycle_diff = cycle - xmit->last_cycle; int skip; /* unwrap */ if (cycle_diff < 0) { cycle_diff += 8000; if (cycle_diff < 0) PRINT(KERN_ERR, "bogus cycle diff %d\n", cycle_diff); } skip = cycle_diff - 1; if (skip > 0) { DBGMSG("skipped %d cycles without packet loss", skip); atomic_add(skip, &iso->skips); } } xmit->last_cycle = cycle; /* tell the subsystem the packet has gone out */ hpsb_iso_packet_sent(iso, cycle, event != 0x11); /* reset the DMA descriptor for next time */ cmd->output_last.status = 0; } if (wake) hpsb_iso_wake(iso); } static int ohci_iso_xmit_queue(struct hpsb_iso *iso, struct hpsb_iso_packet_info *info) { struct ohci_iso_xmit *xmit = iso->hostdata; struct ti_ohci *ohci = xmit->ohci; int next_i, prev_i; struct iso_xmit_cmd *next, *prev; unsigned int offset; unsigned short len; unsigned char tag, sy; /* check that the packet doesn't cross a page boundary (we could allow this if we added OUTPUT_MORE descriptor support) */ if (cross_bound(info->offset, info->len)) { PRINT(KERN_ERR, "rawiso xmit: packet %u crosses a page boundary", iso->first_packet); return -EINVAL; } offset = info->offset; len = info->len; tag = info->tag; sy = info->sy; /* sync up the card's view of the buffer */ dma_region_sync_for_device(&iso->data_buf, offset, len); /* append first_packet to the DMA chain */ /* by linking the previous descriptor to it */ /* (next will become the new end of the DMA chain) */ next_i = iso->first_packet; prev_i = (next_i == 0) ? (iso->buf_packets - 1) : (next_i - 1); next = dma_region_i(&xmit->prog, struct iso_xmit_cmd, next_i); prev = dma_region_i(&xmit->prog, struct iso_xmit_cmd, prev_i); /* set up the OUTPUT_MORE_IMMEDIATE descriptor */ memset(next, 0, sizeof(struct iso_xmit_cmd)); next->output_more_immediate.control = cpu_to_le32(0x02000008); /* ISO packet header is embedded in the OUTPUT_MORE_IMMEDIATE */ /* tcode = 0xA, and sy */ next->iso_hdr[0] = 0xA0 | (sy & 0xF); /* tag and channel number */ next->iso_hdr[1] = (tag << 6) | (iso->channel & 0x3F); /* transmission speed */ next->iso_hdr[2] = iso->speed & 0x7; /* payload size */ next->iso_hdr[6] = len & 0xFF; next->iso_hdr[7] = len >> 8; /* set up the OUTPUT_LAST */ next->output_last.control = cpu_to_le32(1 << 28); next->output_last.control |= cpu_to_le32(1 << 27); /* update timeStamp */ next->output_last.control |= cpu_to_le32(3 << 20); /* want interrupt */ next->output_last.control |= cpu_to_le32(3 << 18); /* enable branch */ next->output_last.control |= cpu_to_le32(len); /* payload bus address */ next->output_last.address = cpu_to_le32(dma_region_offset_to_bus(&iso->data_buf, offset)); /* leave branchAddress at zero for now */ /* re-write the previous DMA descriptor to chain to this one */ /* set prev branch address to point to next (Z=3) */ prev->output_last.branchAddress = cpu_to_le32( dma_prog_region_offset_to_bus(&xmit->prog, sizeof(struct iso_xmit_cmd) * next_i) | 3); /* * Link the skip address to this descriptor itself. This causes a * context to skip a cycle whenever lost cycles or FIFO overruns occur, * without dropping the data at that point the application should then * decide whether this is an error condition or not. Some protocols * can deal with this by dropping some rate-matching padding packets. */ next->output_more_immediate.branchAddress = prev->output_last.branchAddress; /* disable interrupt, unless required by the IRQ interval */ if (prev_i % iso->irq_interval) { prev->output_last.control &= cpu_to_le32(~(3 << 20)); /* no interrupt */ } else { prev->output_last.control |= cpu_to_le32(3 << 20); /* enable interrupt */ } wmb(); /* wake DMA in case it is sleeping */ reg_write(xmit->ohci, xmit->ContextControlSet, 1 << 12); /* issue a dummy read of the cycle timer to force all PCI writes to be posted immediately */ mb(); reg_read(xmit->ohci, OHCI1394_IsochronousCycleTimer); return 0; } static int ohci_iso_xmit_start(struct hpsb_iso *iso, int cycle) { struct ohci_iso_xmit *xmit = iso->hostdata; struct ti_ohci *ohci = xmit->ohci; /* clear out the control register */ reg_write(xmit->ohci, xmit->ContextControlClear, 0xFFFFFFFF); wmb(); /* address and length of first descriptor block (Z=3) */ reg_write(xmit->ohci, xmit->CommandPtr, dma_prog_region_offset_to_bus(&xmit->prog, iso->pkt_dma * sizeof(struct iso_xmit_cmd)) | 3); /* cycle match */ if (cycle != -1) { u32 start = cycle & 0x1FFF; /* 'cycle' is only mod 8000, but we also need two 'seconds' bits - just snarf them from the current time */ u32 seconds = reg_read(xmit->ohci, OHCI1394_IsochronousCycleTimer) >> 25; /* advance one second to give some extra time for DMA to start */ seconds += 1; start |= (seconds & 3) << 13; reg_write(xmit->ohci, xmit->ContextControlSet, 0x80000000 | (start << 16)); } /* enable interrupts */ reg_write(xmit->ohci, OHCI1394_IsoXmitIntMaskSet, 1 << xmit->task.context); /* run */ reg_write(xmit->ohci, xmit->ContextControlSet, 0x8000); mb(); /* wait 100 usec to give the card time to go active */ udelay(100); /* check the RUN bit */ if (!(reg_read(xmit->ohci, xmit->ContextControlSet) & 0x8000)) { PRINT(KERN_ERR, "Error starting IT DMA (ContextControl 0x%08x)\n", reg_read(xmit->ohci, xmit->ContextControlSet)); return -1; } return 0; } static int ohci_isoctl(struct hpsb_iso *iso, enum isoctl_cmd cmd, unsigned long arg) { switch(cmd) { case XMIT_INIT: return ohci_iso_xmit_init(iso); case XMIT_START: return ohci_iso_xmit_start(iso, arg); case XMIT_STOP: ohci_iso_xmit_stop(iso); return 0; case XMIT_QUEUE: return ohci_iso_xmit_queue(iso, (struct hpsb_iso_packet_info*) arg); case XMIT_SHUTDOWN: ohci_iso_xmit_shutdown(iso); return 0; case RECV_INIT: return ohci_iso_recv_init(iso); case RECV_START: { int *args = (int*) arg; return ohci_iso_recv_start(iso, args[0], args[1], args[2]); } case RECV_STOP: ohci_iso_recv_stop(iso); return 0; case RECV_RELEASE: ohci_iso_recv_release(iso, (struct hpsb_iso_packet_info*) arg); return 0; case RECV_FLUSH: ohci_iso_recv_task((unsigned long) iso); return 0; case RECV_SHUTDOWN: ohci_iso_recv_shutdown(iso); return 0; case RECV_LISTEN_CHANNEL: ohci_iso_recv_change_channel(iso, arg, 1); return 0; case RECV_UNLISTEN_CHANNEL: ohci_iso_recv_change_channel(iso, arg, 0); return 0; case RECV_SET_CHANNEL_MASK: ohci_iso_recv_set_channel_mask(iso, *((u64*) arg)); return 0; default: PRINT_G(KERN_ERR, "ohci_isoctl cmd %d not implemented yet", cmd); break; } return -EINVAL; } /*************************************** * IEEE-1394 functionality section END * ***************************************/ /******************************************************** * Global stuff (interrupt handler, init/shutdown code) * ********************************************************/ static void dma_trm_reset(struct dma_trm_ctx *d) { unsigned long flags; LIST_HEAD(packet_list); struct ti_ohci *ohci = d->ohci; struct hpsb_packet *packet, *ptmp; ohci1394_stop_context(ohci, d->ctrlClear, NULL); /* Lock the context, reset it and release it. Move the packets * that were pending in the context to packet_list and free * them after releasing the lock. */ spin_lock_irqsave(&d->lock, flags); list_splice_init(&d->fifo_list, &packet_list); list_splice_init(&d->pending_list, &packet_list); d->branchAddrPtr = NULL; d->sent_ind = d->prg_ind; d->free_prgs = d->num_desc; spin_unlock_irqrestore(&d->lock, flags); if (list_empty(&packet_list)) return; PRINT(KERN_INFO, "AT dma reset ctx=%d, aborting transmission", d->ctx); /* Now process subsystem callbacks for the packets from this * context. */ list_for_each_entry_safe(packet, ptmp, &packet_list, driver_list) { list_del_init(&packet->driver_list); hpsb_packet_sent(ohci->host, packet, ACKX_ABORTED); } } static void ohci_schedule_iso_tasklets(struct ti_ohci *ohci, quadlet_t rx_event, quadlet_t tx_event) { struct ohci1394_iso_tasklet *t; unsigned long mask; unsigned long flags; spin_lock_irqsave(&ohci->iso_tasklet_list_lock, flags); list_for_each_entry(t, &ohci->iso_tasklet_list, link) { mask = 1 << t->context; if (t->type == OHCI_ISO_TRANSMIT) { if (tx_event & mask) tasklet_schedule(&t->tasklet); } else { /* OHCI_ISO_RECEIVE or OHCI_ISO_MULTICHANNEL_RECEIVE */ if (rx_event & mask) tasklet_schedule(&t->tasklet); } } spin_unlock_irqrestore(&ohci->iso_tasklet_list_lock, flags); } static irqreturn_t ohci_irq_handler(int irq, void *dev_id) { quadlet_t event, node_id; struct ti_ohci *ohci = (struct ti_ohci *)dev_id; struct hpsb_host *host = ohci->host; int phyid = -1, isroot = 0; unsigned long flags; /* Read and clear the interrupt event register. Don't clear * the busReset event, though. This is done when we get the * selfIDComplete interrupt. */ spin_lock_irqsave(&ohci->event_lock, flags); event = reg_read(ohci, OHCI1394_IntEventClear); reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset); spin_unlock_irqrestore(&ohci->event_lock, flags); if (!event) return IRQ_NONE; /* If event is ~(u32)0 cardbus card was ejected. In this case * we just return, and clean up in the ohci1394_pci_remove * function. */ if (event == ~(u32) 0) { DBGMSG("Device removed."); return IRQ_NONE; } DBGMSG("IntEvent: %08x", event); if (event & OHCI1394_unrecoverableError) { int ctx; PRINT(KERN_ERR, "Unrecoverable error!"); if (reg_read(ohci, OHCI1394_AsReqTrContextControlSet) & 0x800) PRINT(KERN_ERR, "Async Req Tx Context died: " "ctrl[%08x] cmdptr[%08x]", reg_read(ohci, OHCI1394_AsReqTrContextControlSet), reg_read(ohci, OHCI1394_AsReqTrCommandPtr)); if (reg_read(ohci, OHCI1394_AsRspTrContextControlSet) & 0x800) PRINT(KERN_ERR, "Async Rsp Tx Context died: " "ctrl[%08x] cmdptr[%08x]", reg_read(ohci, OHCI1394_AsRspTrContextControlSet), reg_read(ohci, OHCI1394_AsRspTrCommandPtr)); if (reg_read(ohci, OHCI1394_AsReqRcvContextControlSet) & 0x800) PRINT(KERN_ERR, "Async Req Rcv Context died: " "ctrl[%08x] cmdptr[%08x]", reg_read(ohci, OHCI1394_AsReqRcvContextControlSet), reg_read(ohci, OHCI1394_AsReqRcvCommandPtr)); if (reg_read(ohci, OHCI1394_AsRspRcvContextControlSet) & 0x800) PRINT(KERN_ERR, "Async Rsp Rcv Context died: " "ctrl[%08x] cmdptr[%08x]", reg_read(ohci, OHCI1394_AsRspRcvContextControlSet), reg_read(ohci, OHCI1394_AsRspRcvCommandPtr)); for (ctx = 0; ctx < ohci->nb_iso_xmit_ctx; ctx++) { if (reg_read(ohci, OHCI1394_IsoXmitContextControlSet + (16 * ctx)) & 0x800) PRINT(KERN_ERR, "Iso Xmit %d Context died: " "ctrl[%08x] cmdptr[%08x]", ctx, reg_read(ohci, OHCI1394_IsoXmitContextControlSet + (16 * ctx)), reg_read(ohci, OHCI1394_IsoXmitCommandPtr + (16 * ctx))); } for (ctx = 0; ctx < ohci->nb_iso_rcv_ctx; ctx++) { if (reg_read(ohci, OHCI1394_IsoRcvContextControlSet + (32 * ctx)) & 0x800) PRINT(KERN_ERR, "Iso Recv %d Context died: " "ctrl[%08x] cmdptr[%08x] match[%08x]", ctx, reg_read(ohci, OHCI1394_IsoRcvContextControlSet + (32 * ctx)), reg_read(ohci, OHCI1394_IsoRcvCommandPtr + (32 * ctx)), reg_read(ohci, OHCI1394_IsoRcvContextMatch + (32 * ctx))); } event &= ~OHCI1394_unrecoverableError; } if (event & OHCI1394_postedWriteErr) { PRINT(KERN_ERR, "physical posted write error"); /* no recovery strategy yet, had to involve protocol drivers */ event &= ~OHCI1394_postedWriteErr; } if (event & OHCI1394_cycleTooLong) { if(printk_ratelimit()) PRINT(KERN_WARNING, "isochronous cycle too long"); else DBGMSG("OHCI1394_cycleTooLong"); reg_write(ohci, OHCI1394_LinkControlSet, OHCI1394_LinkControl_CycleMaster); event &= ~OHCI1394_cycleTooLong; } if (event & OHCI1394_cycleInconsistent) { /* We subscribe to the cycleInconsistent event only to * clear the corresponding event bit... otherwise, * isochronous cycleMatch DMA won't work. */ DBGMSG("OHCI1394_cycleInconsistent"); event &= ~OHCI1394_cycleInconsistent; } if (event & OHCI1394_busReset) { /* The busReset event bit can't be cleared during the * selfID phase, so we disable busReset interrupts, to * avoid burying the cpu in interrupt requests. */ spin_lock_irqsave(&ohci->event_lock, flags); reg_write(ohci, OHCI1394_IntMaskClear, OHCI1394_busReset); if (ohci->check_busreset) { int loop_count = 0; udelay(10); while (reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) { reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset); spin_unlock_irqrestore(&ohci->event_lock, flags); udelay(10); spin_lock_irqsave(&ohci->event_lock, flags); /* The loop counter check is to prevent the driver * from remaining in this state forever. For the * initial bus reset, the loop continues for ever * and the system hangs, until some device is plugged-in * or out manually into a port! The forced reset seems * to solve this problem. This mainly effects nForce2. */ if (loop_count > 10000) { ohci_devctl(host, RESET_BUS, LONG_RESET); DBGMSG("Detected bus-reset loop. Forced a bus reset!"); loop_count = 0; } loop_count++; } } spin_unlock_irqrestore(&ohci->event_lock, flags); if (!host->in_bus_reset) { DBGMSG("irq_handler: Bus reset requested"); /* Subsystem call */ hpsb_bus_reset(ohci->host); } event &= ~OHCI1394_busReset; } if (event & OHCI1394_reqTxComplete) { struct dma_trm_ctx *d = &ohci->at_req_context; DBGMSG("Got reqTxComplete interrupt " "status=0x%08X", reg_read(ohci, d->ctrlSet)); if (reg_read(ohci, d->ctrlSet) & 0x800) ohci1394_stop_context(ohci, d->ctrlClear, "reqTxComplete"); else dma_trm_tasklet((unsigned long)d); //tasklet_schedule(&d->task); event &= ~OHCI1394_reqTxComplete; } if (event & OHCI1394_respTxComplete) { struct dma_trm_ctx *d = &ohci->at_resp_context; DBGMSG("Got respTxComplete interrupt " "status=0x%08X", reg_read(ohci, d->ctrlSet)); if (reg_read(ohci, d->ctrlSet) & 0x800) ohci1394_stop_context(ohci, d->ctrlClear, "respTxComplete"); else tasklet_schedule(&d->task); event &= ~OHCI1394_respTxComplete; } if (event & OHCI1394_RQPkt) { struct dma_rcv_ctx *d = &ohci->ar_req_context; DBGMSG("Got RQPkt interrupt status=0x%08X", reg_read(ohci, d->ctrlSet)); if (reg_read(ohci, d->ctrlSet) & 0x800) ohci1394_stop_context(ohci, d->ctrlClear, "RQPkt"); else tasklet_schedule(&d->task); event &= ~OHCI1394_RQPkt; } if (event & OHCI1394_RSPkt) { struct dma_rcv_ctx *d = &ohci->ar_resp_context; DBGMSG("Got RSPkt interrupt status=0x%08X", reg_read(ohci, d->ctrlSet)); if (reg_read(ohci, d->ctrlSet) & 0x800) ohci1394_stop_context(ohci, d->ctrlClear, "RSPkt"); else tasklet_schedule(&d->task); event &= ~OHCI1394_RSPkt; } if (event & OHCI1394_isochRx) { quadlet_t rx_event; rx_event = reg_read(ohci, OHCI1394_IsoRecvIntEventSet); reg_write(ohci, OHCI1394_IsoRecvIntEventClear, rx_event); ohci_schedule_iso_tasklets(ohci, rx_event, 0); event &= ~OHCI1394_isochRx; } if (event & OHCI1394_isochTx) { quadlet_t tx_event; tx_event = reg_read(ohci, OHCI1394_IsoXmitIntEventSet); reg_write(ohci, OHCI1394_IsoXmitIntEventClear, tx_event); ohci_schedule_iso_tasklets(ohci, 0, tx_event); event &= ~OHCI1394_isochTx; } if (event & OHCI1394_selfIDComplete) { if (host->in_bus_reset) { node_id = reg_read(ohci, OHCI1394_NodeID); if (!(node_id & 0x80000000)) { PRINT(KERN_ERR, "SelfID received, but NodeID invalid " "(probably new bus reset occurred): %08X", node_id); goto selfid_not_valid; } phyid = node_id & 0x0000003f; isroot = (node_id & 0x40000000) != 0; DBGMSG("SelfID interrupt received " "(phyid %d, %s)", phyid, (isroot ? "root" : "not root")); handle_selfid(ohci, host, phyid, isroot); /* Clear the bus reset event and re-enable the * busReset interrupt. */ spin_lock_irqsave(&ohci->event_lock, flags); reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset); reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset); spin_unlock_irqrestore(&ohci->event_lock, flags); /* Turn on phys dma reception. * * TODO: Enable some sort of filtering management. */ if (phys_dma) { reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 0xffffffff); reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 0xffffffff); } DBGMSG("PhyReqFilter=%08x%08x", reg_read(ohci, OHCI1394_PhyReqFilterHiSet), reg_read(ohci, OHCI1394_PhyReqFilterLoSet)); hpsb_selfid_complete(host, phyid, isroot); } else PRINT(KERN_ERR, "SelfID received outside of bus reset sequence"); selfid_not_valid: event &= ~OHCI1394_selfIDComplete; } /* Make sure we handle everything, just in case we accidentally * enabled an interrupt that we didn't write a handler for. */ if (event) PRINT(KERN_ERR, "Unhandled interrupt(s) 0x%08x", event); return IRQ_HANDLED; } /* Put the buffer back into the dma context */ static void insert_dma_buffer(struct dma_rcv_ctx *d, int idx) { struct ti_ohci *ohci = (struct ti_ohci*)(d->ohci); DBGMSG("Inserting dma buf ctx=%d idx=%d", d->ctx, idx); d->prg_cpu[idx]->status = cpu_to_le32(d->buf_size); d->prg_cpu[idx]->branchAddress &= le32_to_cpu(0xfffffff0); idx = (idx + d->num_desc - 1 ) % d->num_desc; d->prg_cpu[idx]->branchAddress |= le32_to_cpu(0x00000001); /* To avoid a race, ensure 1394 interface hardware sees the inserted * context program descriptors before it sees the wakeup bit set. */ wmb(); /* wake up the dma context if necessary */ if (!(reg_read(ohci, d->ctrlSet) & 0x400)) { PRINT(KERN_INFO, "Waking dma ctx=%d ... processing is probably too slow", d->ctx); } /* do this always, to avoid race condition */ reg_write(ohci, d->ctrlSet, 0x1000); } #define cond_le32_to_cpu(data, noswap) \ (noswap ? data : le32_to_cpu(data)) static const int TCODE_SIZE[16] = {20, 0, 16, -1, 16, 20, 20, 0, -1, 0, -1, 0, -1, -1, 16, -1}; /* * Determine the length of a packet in the buffer * Optimization suggested by Pascal Drolet <pascal.drolet@informission.ca> */ static inline int packet_length(struct dma_rcv_ctx *d, int idx, quadlet_t *buf_ptr, int offset, unsigned char tcode, int noswap) { int length = -1; if (d->type == DMA_CTX_ASYNC_REQ || d->type == DMA_CTX_ASYNC_RESP) { length = TCODE_SIZE[tcode]; if (length == 0) { if (offset + 12 >= d->buf_size) { length = (cond_le32_to_cpu(d->buf_cpu[(idx + 1) % d->num_desc] [3 - ((d->buf_size - offset) >> 2)], noswap) >> 16); } else { length = (cond_le32_to_cpu(buf_ptr[3], noswap) >> 16); } length += 20; } } else if (d->type == DMA_CTX_ISO) { /* Assumption: buffer fill mode with header/trailer */ length = (cond_le32_to_cpu(buf_ptr[0], noswap) >> 16) + 8; } if (length > 0 && length % 4) length += 4 - (length % 4); return length; } /* Tasklet that processes dma receive buffers */ static void dma_rcv_tasklet (unsigned long data) { struct dma_rcv_ctx *d = (struct dma_rcv_ctx*)data; struct ti_ohci *ohci = (struct ti_ohci*)(d->ohci); unsigned int split_left, idx, offset, rescount; unsigned char tcode; int length, bytes_left, ack; unsigned long flags; quadlet_t *buf_ptr; char *split_ptr; char msg[256]; spin_lock_irqsave(&d->lock, flags); idx = d->buf_ind; offset = d->buf_offset; buf_ptr = d->buf_cpu[idx] + offset/4; rescount = le32_to_cpu(d->prg_cpu[idx]->status) & 0xffff; bytes_left = d->buf_size - rescount - offset; while (bytes_left > 0) { tcode = (cond_le32_to_cpu(buf_ptr[0], ohci->no_swap_incoming) >> 4) & 0xf; /* packet_length() will return < 4 for an error */ length = packet_length(d, idx, buf_ptr, offset, tcode, ohci->no_swap_incoming); if (length < 4) { /* something is wrong */ sprintf(msg,"Unexpected tcode 0x%x(0x%08x) in AR ctx=%d, length=%d", tcode, cond_le32_to_cpu(buf_ptr[0], ohci->no_swap_incoming), d->ctx, length); ohci1394_stop_context(ohci, d->ctrlClear, msg); spin_unlock_irqrestore(&d->lock, flags); return; } /* The first case is where we have a packet that crosses * over more than one descriptor. The next case is where * it's all in the first descriptor. */ if ((offset + length) > d->buf_size) { DBGMSG("Split packet rcv'd"); if (length > d->split_buf_size) { ohci1394_stop_context(ohci, d->ctrlClear, "Split packet size exceeded"); d->buf_ind = idx; d->buf_offset = offset; spin_unlock_irqrestore(&d->lock, flags); return; } if (le32_to_cpu(d->prg_cpu[(idx+1)%d->num_desc]->status) == d->buf_size) { /* Other part of packet not written yet. * this should never happen I think * anyway we'll get it on the next call. */ PRINT(KERN_INFO, "Got only half a packet!"); d->buf_ind = idx; d->buf_offset = offset; spin_unlock_irqrestore(&d->lock, flags); return; } split_left = length; split_ptr = (char *)d->spb; memcpy(split_ptr,buf_ptr,d->buf_size-offset); split_left -= d->buf_size-offset; split_ptr += d->buf_size-offset; insert_dma_buffer(d, idx); idx = (idx+1) % d->num_desc; buf_ptr = d->buf_cpu[idx]; offset=0; while (split_left >= d->buf_size) { memcpy(split_ptr,buf_ptr,d->buf_size); split_ptr += d->buf_size; split_left -= d->buf_size; insert_dma_buffer(d, idx); idx = (idx+1) % d->num_desc; buf_ptr = d->buf_cpu[idx]; } if (split_left > 0) { memcpy(split_ptr, buf_ptr, split_left); offset = split_left; buf_ptr += offset/4; } } else { DBGMSG("Single packet rcv'd"); memcpy(d->spb, buf_ptr, length); offset += length; buf_ptr += length/4; if (offset==d->buf_size) { insert_dma_buffer(d, idx); idx = (idx+1) % d->num_desc; buf_ptr = d->buf_cpu[idx]; offset=0; } } /* We get one phy packet to the async descriptor for each * bus reset. We always ignore it. */ if (tcode != OHCI1394_TCODE_PHY) { if (!ohci->no_swap_incoming) header_le32_to_cpu(d->spb, tcode); DBGMSG("Packet received from node" " %d ack=0x%02X spd=%d tcode=0x%X" " length=%d ctx=%d tlabel=%d", (d->spb[1]>>16)&0x3f, (cond_le32_to_cpu(d->spb[length/4-1], ohci->no_swap_incoming)>>16)&0x1f, (cond_le32_to_cpu(d->spb[length/4-1], ohci->no_swap_incoming)>>21)&0x3, tcode, length, d->ctx, (d->spb[0]>>10)&0x3f); ack = (((cond_le32_to_cpu(d->spb[length/4-1], ohci->no_swap_incoming)>>16)&0x1f) == 0x11) ? 1 : 0; hpsb_packet_received(ohci->host, d->spb, length-4, ack); } #ifdef OHCI1394_DEBUG else PRINT (KERN_DEBUG, "Got phy packet ctx=%d ... discarded", d->ctx); #endif rescount = le32_to_cpu(d->prg_cpu[idx]->status) & 0xffff; bytes_left = d->buf_size - rescount - offset; } d->buf_ind = idx; d->buf_offset = offset; spin_unlock_irqrestore(&d->lock, flags); } /* Bottom half that processes sent packets */ static void dma_trm_tasklet (unsigned long data) { struct dma_trm_ctx *d = (struct dma_trm_ctx*)data; struct ti_ohci *ohci = (struct ti_ohci*)(d->ohci); struct hpsb_packet *packet, *ptmp; unsigned long flags; u32 status, ack; size_t datasize; spin_lock_irqsave(&d->lock, flags); list_for_each_entry_safe(packet, ptmp, &d->fifo_list, driver_list) { datasize = packet->data_size; if (datasize && packet->type != hpsb_raw) status = le32_to_cpu( d->prg_cpu[d->sent_ind]->end.status) >> 16; else status = le32_to_cpu( d->prg_cpu[d->sent_ind]->begin.status) >> 16; if (status == 0) /* this packet hasn't been sent yet*/ break; #ifdef OHCI1394_DEBUG if (datasize) if (((le32_to_cpu(d->prg_cpu[d->sent_ind]->data[0])>>4)&0xf) == 0xa) DBGMSG("Stream packet sent to channel %d tcode=0x%X " "ack=0x%X spd=%d dataLength=%d ctx=%d", (le32_to_cpu(d->prg_cpu[d->sent_ind]->data[0])>>8)&0x3f, (le32_to_cpu(d->prg_cpu[d->sent_ind]->data[0])>>4)&0xf, status&0x1f, (status>>5)&0x3, le32_to_cpu(d->prg_cpu[d->sent_ind]->data[1])>>16, d->ctx); else DBGMSG("Packet sent to node %d tcode=0x%X tLabel=" "%d ack=0x%X spd=%d dataLength=%d ctx=%d", (le32_to_cpu(d->prg_cpu[d->sent_ind]->data[1])>>16)&0x3f, (le32_to_cpu(d->prg_cpu[d->sent_ind]->data[0])>>4)&0xf, (le32_to_cpu(d->prg_cpu[d->sent_ind]->data[0])>>10)&0x3f, status&0x1f, (status>>5)&0x3, le32_to_cpu(d->prg_cpu[d->sent_ind]->data[3])>>16, d->ctx); else DBGMSG("Packet sent to node %d tcode=0x%X tLabel=" "%d ack=0x%X spd=%d data=0x%08X ctx=%d", (le32_to_cpu(d->prg_cpu[d->sent_ind]->data[1]) >>16)&0x3f, (le32_to_cpu(d->prg_cpu[d->sent_ind]->data[0]) >>4)&0xf, (le32_to_cpu(d->prg_cpu[d->sent_ind]->data[0]) >>10)&0x3f, status&0x1f, (status>>5)&0x3, le32_to_cpu(d->prg_cpu[d->sent_ind]->data[3]), d->ctx); #endif if (status & 0x10) { ack = status & 0xf; } else { switch (status & 0x1f) { case EVT_NO_STATUS: /* that should never happen */ case EVT_RESERVED_A: /* that should never happen */ case EVT_LONG_PACKET: /* that should never happen */ PRINT(KERN_WARNING, "Received OHCI evt_* error 0x%x", status & 0x1f); ack = ACKX_SEND_ERROR; break; case EVT_MISSING_ACK: ack = ACKX_TIMEOUT; break; case EVT_UNDERRUN: ack = ACKX_SEND_ERROR; break; case EVT_OVERRUN: /* that should never happen */ PRINT(KERN_WARNING, "Received OHCI evt_* error 0x%x", status & 0x1f); ack = ACKX_SEND_ERROR; break; case EVT_DESCRIPTOR_READ: case EVT_DATA_READ: case EVT_DATA_WRITE: ack = ACKX_SEND_ERROR; break; case EVT_BUS_RESET: /* that should never happen */ PRINT(KERN_WARNING, "Received OHCI evt_* error 0x%x", status & 0x1f); ack = ACKX_SEND_ERROR; break; case EVT_TIMEOUT: ack = ACKX_TIMEOUT; break; case EVT_TCODE_ERR: ack = ACKX_SEND_ERROR; break; case EVT_RESERVED_B: /* that should never happen */ case EVT_RESERVED_C: /* that should never happen */ PRINT(KERN_WARNING, "Received OHCI evt_* error 0x%x", status & 0x1f); ack = ACKX_SEND_ERROR; break; case EVT_UNKNOWN: case EVT_FLUSHED: ack = ACKX_SEND_ERROR; break; default: PRINT(KERN_ERR, "Unhandled OHCI evt_* error 0x%x", status & 0x1f); ack = ACKX_SEND_ERROR; BUG(); } } list_del_init(&packet->driver_list); hpsb_packet_sent(ohci->host, packet, ack); if (datasize) pci_unmap_single(ohci->dev, cpu_to_le32(d->prg_cpu[d->sent_ind]->end.address), datasize, PCI_DMA_TODEVICE); d->sent_ind = (d->sent_ind+1)%d->num_desc; d->free_prgs++; } dma_trm_flush(ohci, d); spin_unlock_irqrestore(&d->lock, flags); } static void free_dma_rcv_ctx(struct dma_rcv_ctx *d) { int i; struct ti_ohci *ohci = d->ohci; if (ohci == NULL) return; DBGMSG("Freeing dma_rcv_ctx %d", d->ctx); if (d->buf_cpu) { for (i=0; i<d->num_desc; i++) if (d->buf_cpu[i] && d->buf_bus[i]) pci_free_consistent( ohci->dev, d->buf_size, d->buf_cpu[i], d->buf_bus[i]); kfree(d->buf_cpu); kfree(d->buf_bus); } if (d->prg_cpu) { for (i=0; i<d->num_desc; i++) if (d->prg_cpu[i] && d->prg_bus[i]) pci_pool_free(d->prg_pool, d->prg_cpu[i], d->prg_bus[i]); pci_pool_destroy(d->prg_pool); kfree(d->prg_cpu); kfree(d->prg_bus); } kfree(d->spb); /* Mark this context as freed. */ d->ohci = NULL; } static int alloc_dma_rcv_ctx(struct ti_ohci *ohci, struct dma_rcv_ctx *d, enum context_type type, int ctx, int num_desc, int buf_size, int split_buf_size, int context_base) { int i, len; static int num_allocs; static char pool_name[20]; d->ohci = ohci; d->type = type; d->ctx = ctx; d->num_desc = num_desc; d->buf_size = buf_size; d->split_buf_size = split_buf_size; d->ctrlSet = 0; d->ctrlClear = 0; d->cmdPtr = 0; d->buf_cpu = kzalloc(d->num_desc * sizeof(*d->buf_cpu), GFP_ATOMIC); d->buf_bus = kzalloc(d->num_desc * sizeof(*d->buf_bus), GFP_ATOMIC); if (d->buf_cpu == NULL || d->buf_bus == NULL) { PRINT(KERN_ERR, "Failed to allocate %s", "DMA buffer"); free_dma_rcv_ctx(d); return -ENOMEM; } d->prg_cpu = kzalloc(d->num_desc * sizeof(*d->prg_cpu), GFP_ATOMIC); d->prg_bus = kzalloc(d->num_desc * sizeof(*d->prg_bus), GFP_ATOMIC); if (d->prg_cpu == NULL || d->prg_bus == NULL) { PRINT(KERN_ERR, "Failed to allocate %s", "DMA prg"); free_dma_rcv_ctx(d); return -ENOMEM; } d->spb = kmalloc(d->split_buf_size, GFP_ATOMIC); if (d->spb == NULL) { PRINT(KERN_ERR, "Failed to allocate %s", "split buffer"); free_dma_rcv_ctx(d); return -ENOMEM; } len = sprintf(pool_name, "ohci1394_rcv_prg"); sprintf(pool_name+len, "%d", num_allocs); d->prg_pool = pci_pool_create(pool_name, ohci->dev, sizeof(struct dma_cmd), 4, 0); if(d->prg_pool == NULL) { PRINT(KERN_ERR, "pci_pool_create failed for %s", pool_name); free_dma_rcv_ctx(d); return -ENOMEM; } num_allocs++; for (i=0; i<d->num_desc; i++) { d->buf_cpu[i] = pci_alloc_consistent(ohci->dev, d->buf_size, d->buf_bus+i); if (d->buf_cpu[i] != NULL) { memset(d->buf_cpu[i], 0, d->buf_size); } else { PRINT(KERN_ERR, "Failed to allocate %s", "DMA buffer"); free_dma_rcv_ctx(d); return -ENOMEM; } d->prg_cpu[i] = pci_pool_alloc(d->prg_pool, GFP_KERNEL, d->prg_bus+i); if (d->prg_cpu[i] != NULL) { memset(d->prg_cpu[i], 0, sizeof(struct dma_cmd)); } else { PRINT(KERN_ERR, "Failed to allocate %s", "DMA prg"); free_dma_rcv_ctx(d); return -ENOMEM; } } spin_lock_init(&d->lock); d->ctrlSet = context_base + OHCI1394_ContextControlSet; d->ctrlClear = context_base + OHCI1394_ContextControlClear; d->cmdPtr = context_base + OHCI1394_ContextCommandPtr; tasklet_init(&d->task, dma_rcv_tasklet, (unsigned long) d); return 0; } static void free_dma_trm_ctx(struct dma_trm_ctx *d) { int i; struct ti_ohci *ohci = d->ohci; if (ohci == NULL) return; DBGMSG("Freeing dma_trm_ctx %d", d->ctx); if (d->prg_cpu) { for (i=0; i<d->num_desc; i++) if (d->prg_cpu[i] && d->prg_bus[i]) pci_pool_free(d->prg_pool, d->prg_cpu[i], d->prg_bus[i]); pci_pool_destroy(d->prg_pool); kfree(d->prg_cpu); kfree(d->prg_bus); } /* Mark this context as freed. */ d->ohci = NULL; } static int alloc_dma_trm_ctx(struct ti_ohci *ohci, struct dma_trm_ctx *d, enum context_type type, int ctx, int num_desc, int context_base) { int i, len; static char pool_name[20]; static int num_allocs=0; d->ohci = ohci; d->type = type; d->ctx = ctx; d->num_desc = num_desc; d->ctrlSet = 0; d->ctrlClear = 0; d->cmdPtr = 0; d->prg_cpu = kzalloc(d->num_desc * sizeof(*d->prg_cpu), GFP_KERNEL); d->prg_bus = kzalloc(d->num_desc * sizeof(*d->prg_bus), GFP_KERNEL); if (d->prg_cpu == NULL || d->prg_bus == NULL) { PRINT(KERN_ERR, "Failed to allocate %s", "AT DMA prg"); free_dma_trm_ctx(d); return -ENOMEM; } len = sprintf(pool_name, "ohci1394_trm_prg"); sprintf(pool_name+len, "%d", num_allocs); d->prg_pool = pci_pool_create(pool_name, ohci->dev, sizeof(struct at_dma_prg), 4, 0); if (d->prg_pool == NULL) { PRINT(KERN_ERR, "pci_pool_create failed for %s", pool_name); free_dma_trm_ctx(d); return -ENOMEM; } num_allocs++; for (i = 0; i < d->num_desc; i++) { d->prg_cpu[i] = pci_pool_alloc(d->prg_pool, GFP_KERNEL, d->prg_bus+i); if (d->prg_cpu[i] != NULL) { memset(d->prg_cpu[i], 0, sizeof(struct at_dma_prg)); } else { PRINT(KERN_ERR, "Failed to allocate %s", "AT DMA prg"); free_dma_trm_ctx(d); return -ENOMEM; } } spin_lock_init(&d->lock); /* initialize tasklet */ d->ctrlSet = context_base + OHCI1394_ContextControlSet; d->ctrlClear = context_base + OHCI1394_ContextControlClear; d->cmdPtr = context_base + OHCI1394_ContextCommandPtr; tasklet_init(&d->task, dma_trm_tasklet, (unsigned long)d); return 0; } static void ohci_set_hw_config_rom(struct hpsb_host *host, quadlet_t *config_rom) { struct ti_ohci *ohci = host->hostdata; reg_write(ohci, OHCI1394_ConfigROMhdr, be32_to_cpu(config_rom[0])); reg_write(ohci, OHCI1394_BusOptions, be32_to_cpu(config_rom[2])); memcpy(ohci->csr_config_rom_cpu, config_rom, OHCI_CONFIG_ROM_LEN); } static quadlet_t ohci_hw_csr_reg(struct hpsb_host *host, int reg, quadlet_t data, quadlet_t compare) { struct ti_ohci *ohci = host->hostdata; int i; reg_write(ohci, OHCI1394_CSRData, data); reg_write(ohci, OHCI1394_CSRCompareData, compare); reg_write(ohci, OHCI1394_CSRControl, reg & 0x3); for (i = 0; i < OHCI_LOOP_COUNT; i++) { if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) break; mdelay(1); } return reg_read(ohci, OHCI1394_CSRData); } static struct hpsb_host_driver ohci1394_driver = { .owner = THIS_MODULE, .name = OHCI1394_DRIVER_NAME, .set_hw_config_rom = ohci_set_hw_config_rom, .transmit_packet = ohci_transmit, .devctl = ohci_devctl, .isoctl = ohci_isoctl, .hw_csr_reg = ohci_hw_csr_reg, }; /*********************************** * PCI Driver Interface functions * ***********************************/ #ifdef CONFIG_PPC_PMAC static void ohci1394_pmac_on(struct pci_dev *dev) { if (machine_is(powermac)) { struct device_node *ofn = pci_device_to_OF_node(dev); if (ofn) { pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1); pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1); } } } static void ohci1394_pmac_off(struct pci_dev *dev) { if (machine_is(powermac)) { struct device_node *ofn = pci_device_to_OF_node(dev); if (ofn) { pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0); pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0); } } } #else #define ohci1394_pmac_on(dev) #define ohci1394_pmac_off(dev) #endif /* CONFIG_PPC_PMAC */ static int __devinit ohci1394_pci_probe(struct pci_dev *dev, const struct pci_device_id *ent) { struct hpsb_host *host; struct ti_ohci *ohci; /* shortcut to currently handled device */ resource_size_t ohci_base; int err = -ENOMEM; ohci1394_pmac_on(dev); if (pci_enable_device(dev)) { PRINT_G(KERN_ERR, "Failed to enable OHCI hardware"); err = -ENXIO; goto err; } pci_set_master(dev); host = hpsb_alloc_host(&ohci1394_driver, sizeof(struct ti_ohci), &dev->dev); if (!host) { PRINT_G(KERN_ERR, "Failed to allocate %s", "host structure"); goto err; } ohci = host->hostdata; ohci->dev = dev; ohci->host = host; ohci->init_state = OHCI_INIT_ALLOC_HOST; host->pdev = dev; pci_set_drvdata(dev, ohci); /* We don't want hardware swapping */ pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0); /* Some oddball Apple controllers do not order the selfid * properly, so we make up for it here. */ #ifndef __LITTLE_ENDIAN /* XXX: Need a better way to check this. I'm wondering if we can * read the values of the OHCI1394_PCI_HCI_Control and the * noByteSwapData registers to see if they were not cleared to * zero. Should this work? Obviously it's not defined what these * registers will read when they aren't supported. Bleh! */ if (dev->vendor == PCI_VENDOR_ID_APPLE && dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW) { ohci->no_swap_incoming = 1; ohci->selfid_swap = 0; } else ohci->selfid_swap = 1; #endif #ifndef PCI_DEVICE_ID_NVIDIA_NFORCE2_FW #define PCI_DEVICE_ID_NVIDIA_NFORCE2_FW 0x006e #endif /* These chipsets require a bit of extra care when checking after * a busreset. */ if ((dev->vendor == PCI_VENDOR_ID_APPLE && dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW) || (dev->vendor == PCI_VENDOR_ID_NVIDIA && dev->device == PCI_DEVICE_ID_NVIDIA_NFORCE2_FW)) ohci->check_busreset = 1; /* We hardwire the MMIO length, since some CardBus adaptors * fail to report the right length. Anyway, the ohci spec * clearly says it's 2kb, so this shouldn't be a problem. */ ohci_base = pci_resource_start(dev, 0); if (pci_resource_len(dev, 0) < OHCI1394_REGISTER_SIZE) PRINT(KERN_WARNING, "PCI resource length of 0x%llx too small!", (unsigned long long)pci_resource_len(dev, 0)); if (!request_mem_region(ohci_base, OHCI1394_REGISTER_SIZE, OHCI1394_DRIVER_NAME)) { PRINT_G(KERN_ERR, "MMIO resource (0x%llx - 0x%llx) unavailable", (unsigned long long)ohci_base, (unsigned long long)ohci_base + OHCI1394_REGISTER_SIZE); goto err; } ohci->init_state = OHCI_INIT_HAVE_MEM_REGION; ohci->registers = ioremap(ohci_base, OHCI1394_REGISTER_SIZE); if (ohci->registers == NULL) { PRINT_G(KERN_ERR, "Failed to remap registers"); err = -ENXIO; goto err; } ohci->init_state = OHCI_INIT_HAVE_IOMAPPING; DBGMSG("Remapped memory spaces reg 0x%p", ohci->registers); /* csr_config rom allocation */ ohci->csr_config_rom_cpu = pci_alloc_consistent(ohci->dev, OHCI_CONFIG_ROM_LEN, &ohci->csr_config_rom_bus); if (ohci->csr_config_rom_cpu == NULL) { PRINT_G(KERN_ERR, "Failed to allocate %s", "buffer config rom"); goto err; } ohci->init_state = OHCI_INIT_HAVE_CONFIG_ROM_BUFFER; /* self-id dma buffer allocation */ ohci->selfid_buf_cpu = pci_alloc_consistent(ohci->dev, OHCI1394_SI_DMA_BUF_SIZE, &ohci->selfid_buf_bus); if (ohci->selfid_buf_cpu == NULL) { PRINT_G(KERN_ERR, "Failed to allocate %s", "self-ID buffer"); goto err; } ohci->init_state = OHCI_INIT_HAVE_SELFID_BUFFER; if ((unsigned long)ohci->selfid_buf_cpu & 0x1fff) PRINT(KERN_INFO, "SelfID buffer %p is not aligned on " "8Kb boundary... may cause problems on some CXD3222 chip", ohci->selfid_buf_cpu); /* No self-id errors at startup */ ohci->self_id_errors = 0; ohci->init_state = OHCI_INIT_HAVE_TXRX_BUFFERS__MAYBE; /* AR DMA request context allocation */ if (alloc_dma_rcv_ctx(ohci, &ohci->ar_req_context, DMA_CTX_ASYNC_REQ, 0, AR_REQ_NUM_DESC, AR_REQ_BUF_SIZE, AR_REQ_SPLIT_BUF_SIZE, OHCI1394_AsReqRcvContextBase) < 0) { PRINT_G(KERN_ERR, "Failed to allocate %s", "AR Req context"); goto err; } /* AR DMA response context allocation */ if (alloc_dma_rcv_ctx(ohci, &ohci->ar_resp_context, DMA_CTX_ASYNC_RESP, 0, AR_RESP_NUM_DESC, AR_RESP_BUF_SIZE, AR_RESP_SPLIT_BUF_SIZE, OHCI1394_AsRspRcvContextBase) < 0) { PRINT_G(KERN_ERR, "Failed to allocate %s", "AR Resp context"); goto err; } /* AT DMA request context */ if (alloc_dma_trm_ctx(ohci, &ohci->at_req_context, DMA_CTX_ASYNC_REQ, 0, AT_REQ_NUM_DESC, OHCI1394_AsReqTrContextBase) < 0) { PRINT_G(KERN_ERR, "Failed to allocate %s", "AT Req context"); goto err; } /* AT DMA response context */ if (alloc_dma_trm_ctx(ohci, &ohci->at_resp_context, DMA_CTX_ASYNC_RESP, 1, AT_RESP_NUM_DESC, OHCI1394_AsRspTrContextBase) < 0) { PRINT_G(KERN_ERR, "Failed to allocate %s", "AT Resp context"); goto err; } /* Start off with a soft reset, to clear everything to a sane * state. */ ohci_soft_reset(ohci); /* Now enable LPS, which we need in order to start accessing * most of the registers. In fact, on some cards (ALI M5251), * accessing registers in the SClk domain without LPS enabled * will lock up the machine. Wait 50msec to make sure we have * full link enabled. */ reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_LPS); /* Disable and clear interrupts */ reg_write(ohci, OHCI1394_IntEventClear, 0xffffffff); reg_write(ohci, OHCI1394_IntMaskClear, 0xffffffff); mdelay(50); /* Determine the number of available IR and IT contexts. */ ohci->nb_iso_rcv_ctx = get_nb_iso_ctx(ohci, OHCI1394_IsoRecvIntMaskSet); ohci->nb_iso_xmit_ctx = get_nb_iso_ctx(ohci, OHCI1394_IsoXmitIntMaskSet); /* Set the usage bits for non-existent contexts so they can't * be allocated */ ohci->ir_ctx_usage = ~0 << ohci->nb_iso_rcv_ctx; ohci->it_ctx_usage = ~0 << ohci->nb_iso_xmit_ctx; INIT_LIST_HEAD(&ohci->iso_tasklet_list); spin_lock_init(&ohci->iso_tasklet_list_lock); ohci->ISO_channel_usage = 0; spin_lock_init(&ohci->IR_channel_lock); spin_lock_init(&ohci->event_lock); /* * interrupts are disabled, all right, but... due to IRQF_SHARED we * might get called anyway. We'll see no event, of course, but * we need to get to that "no event", so enough should be initialized * by that point. */ if (request_irq(dev->irq, ohci_irq_handler, IRQF_SHARED, OHCI1394_DRIVER_NAME, ohci)) { PRINT_G(KERN_ERR, "Failed to allocate interrupt %d", dev->irq); goto err; } ohci->init_state = OHCI_INIT_HAVE_IRQ; ohci_initialize(ohci); /* Set certain csr values */ host->csr.guid_hi = reg_read(ohci, OHCI1394_GUIDHi); host->csr.guid_lo = reg_read(ohci, OHCI1394_GUIDLo); host->csr.cyc_clk_acc = 100; /* how do we determine clk accuracy? */ host->csr.max_rec = (reg_read(ohci, OHCI1394_BusOptions) >> 12) & 0xf; host->csr.lnk_spd = reg_read(ohci, OHCI1394_BusOptions) & 0x7; if (phys_dma) { host->low_addr_space = (u64) reg_read(ohci, OHCI1394_PhyUpperBound) << 16; if (!host->low_addr_space) host->low_addr_space = OHCI1394_PHYS_UPPER_BOUND_FIXED; } host->middle_addr_space = OHCI1394_MIDDLE_ADDRESS_SPACE; /* Tell the highlevel this host is ready */ if (hpsb_add_host(host)) { PRINT_G(KERN_ERR, "Failed to register host with highlevel"); goto err; } ohci->init_state = OHCI_INIT_DONE; return 0; err: ohci1394_pci_remove(dev); return err; } static void ohci1394_pci_remove(struct pci_dev *dev) { struct ti_ohci *ohci; struct device *device; ohci = pci_get_drvdata(dev); if (!ohci) goto out; device = get_device(&ohci->host->device); switch (ohci->init_state) { case OHCI_INIT_DONE: hpsb_remove_host(ohci->host); /* Clear out BUS Options */ reg_write(ohci, OHCI1394_ConfigROMhdr, 0); reg_write(ohci, OHCI1394_BusOptions, (reg_read(ohci, OHCI1394_BusOptions) & 0x0000f007) | 0x00ff0000); memset(ohci->csr_config_rom_cpu, 0, OHCI_CONFIG_ROM_LEN); case OHCI_INIT_HAVE_IRQ: /* Clear interrupt registers */ reg_write(ohci, OHCI1394_IntMaskClear, 0xffffffff); reg_write(ohci, OHCI1394_IntEventClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 0xffffffff); /* Disable IRM Contender */ set_phy_reg(ohci, 4, ~0xc0 & get_phy_reg(ohci, 4)); /* Clear link control register */ reg_write(ohci, OHCI1394_LinkControlClear, 0xffffffff); /* Let all other nodes know to ignore us */ ohci_devctl(ohci->host, RESET_BUS, LONG_RESET_NO_FORCE_ROOT); /* Soft reset before we start - this disables * interrupts and clears linkEnable and LPS. */ ohci_soft_reset(ohci); free_irq(dev->irq, ohci); case OHCI_INIT_HAVE_TXRX_BUFFERS__MAYBE: /* The ohci_soft_reset() stops all DMA contexts, so we * dont need to do this. */ free_dma_rcv_ctx(&ohci->ar_req_context); free_dma_rcv_ctx(&ohci->ar_resp_context); free_dma_trm_ctx(&ohci->at_req_context); free_dma_trm_ctx(&ohci->at_resp_context); case OHCI_INIT_HAVE_SELFID_BUFFER: pci_free_consistent(dev, OHCI1394_SI_DMA_BUF_SIZE, ohci->selfid_buf_cpu, ohci->selfid_buf_bus); case OHCI_INIT_HAVE_CONFIG_ROM_BUFFER: pci_free_consistent(dev, OHCI_CONFIG_ROM_LEN, ohci->csr_config_rom_cpu, ohci->csr_config_rom_bus); case OHCI_INIT_HAVE_IOMAPPING: iounmap(ohci->registers); case OHCI_INIT_HAVE_MEM_REGION: release_mem_region(pci_resource_start(dev, 0), OHCI1394_REGISTER_SIZE); case OHCI_INIT_ALLOC_HOST: pci_set_drvdata(dev, NULL); } if (device) put_device(device); out: ohci1394_pmac_off(dev); } #ifdef CONFIG_PM static int ohci1394_pci_suspend(struct pci_dev *dev, pm_message_t state) { int err; struct ti_ohci *ohci = pci_get_drvdata(dev); if (!ohci) { printk(KERN_ERR "%s: tried to suspend nonexisting host\n", OHCI1394_DRIVER_NAME); return -ENXIO; } DBGMSG("suspend called"); /* Clear the async DMA contexts and stop using the controller */ hpsb_bus_reset(ohci->host); /* See ohci1394_pci_remove() for comments on this sequence */ reg_write(ohci, OHCI1394_ConfigROMhdr, 0); reg_write(ohci, OHCI1394_BusOptions, (reg_read(ohci, OHCI1394_BusOptions) & 0x0000f007) | 0x00ff0000); reg_write(ohci, OHCI1394_IntMaskClear, 0xffffffff); reg_write(ohci, OHCI1394_IntEventClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 0xffffffff); reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 0xffffffff); set_phy_reg(ohci, 4, ~0xc0 & get_phy_reg(ohci, 4)); reg_write(ohci, OHCI1394_LinkControlClear, 0xffffffff); ohci_devctl(ohci->host, RESET_BUS, LONG_RESET_NO_FORCE_ROOT); ohci_soft_reset(ohci); err = pci_save_state(dev); if (err) { PRINT(KERN_ERR, "pci_save_state failed with %d", err); return err; } err = pci_set_power_state(dev, pci_choose_state(dev, state)); if (err) DBGMSG("pci_set_power_state failed with %d", err); ohci1394_pmac_off(dev); return 0; } static int ohci1394_pci_resume(struct pci_dev *dev) { int err; struct ti_ohci *ohci = pci_get_drvdata(dev); if (!ohci) { printk(KERN_ERR "%s: tried to resume nonexisting host\n", OHCI1394_DRIVER_NAME); return -ENXIO; } DBGMSG("resume called"); ohci1394_pmac_on(dev); pci_set_power_state(dev, PCI_D0); pci_restore_state(dev); err = pci_enable_device(dev); if (err) { PRINT(KERN_ERR, "pci_enable_device failed with %d", err); return err; } /* See ohci1394_pci_probe() for comments on this sequence */ ohci_soft_reset(ohci); reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_LPS); reg_write(ohci, OHCI1394_IntEventClear, 0xffffffff); reg_write(ohci, OHCI1394_IntMaskClear, 0xffffffff); mdelay(50); ohci_initialize(ohci); hpsb_resume_host(ohci->host); return 0; } #endif /* CONFIG_PM */ static struct pci_device_id ohci1394_pci_tbl[] = { { .class = PCI_CLASS_SERIAL_FIREWIRE_OHCI, .class_mask = PCI_ANY_ID, .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, }, { 0, }, }; MODULE_DEVICE_TABLE(pci, ohci1394_pci_tbl); static struct pci_driver ohci1394_pci_driver = { .name = OHCI1394_DRIVER_NAME, .id_table = ohci1394_pci_tbl, .probe = ohci1394_pci_probe, .remove = ohci1394_pci_remove, #ifdef CONFIG_PM .resume = ohci1394_pci_resume, .suspend = ohci1394_pci_suspend, #endif }; /*********************************** * OHCI1394 Video Interface * ***********************************/ /* essentially the only purpose of this code is to allow another module to hook into ohci's interrupt handler */ /* returns zero if successful, one if DMA context is locked up */ int ohci1394_stop_context(struct ti_ohci *ohci, int reg, char *msg) { int i=0; /* stop the channel program if it's still running */ reg_write(ohci, reg, 0x8000); /* Wait until it effectively stops */ while (reg_read(ohci, reg) & 0x400) { i++; if (i>5000) { PRINT(KERN_ERR, "Runaway loop while stopping context: %s...", msg ? msg : ""); return 1; } mb(); udelay(10); } if (msg) PRINT(KERN_ERR, "%s: dma prg stopped", msg); return 0; } void ohci1394_init_iso_tasklet(struct ohci1394_iso_tasklet *tasklet, int type, void (*func)(unsigned long), unsigned long data) { tasklet_init(&tasklet->tasklet, func, data); tasklet->type = type; /* We init the tasklet->link field, so we can list_del() it * without worrying whether it was added to the list or not. */ INIT_LIST_HEAD(&tasklet->link); } int ohci1394_register_iso_tasklet(struct ti_ohci *ohci, struct ohci1394_iso_tasklet *tasklet) { unsigned long flags, *usage; int n, i, r = -EBUSY; if (tasklet->type == OHCI_ISO_TRANSMIT) { n = ohci->nb_iso_xmit_ctx; usage = &ohci->it_ctx_usage; } else { n = ohci->nb_iso_rcv_ctx; usage = &ohci->ir_ctx_usage; /* only one receive context can be multichannel (OHCI sec 10.4.1) */ if (tasklet->type == OHCI_ISO_MULTICHANNEL_RECEIVE) { if (test_and_set_bit(0, &ohci->ir_multichannel_used)) { return r; } } } spin_lock_irqsave(&ohci->iso_tasklet_list_lock, flags); for (i = 0; i < n; i++) if (!test_and_set_bit(i, usage)) { tasklet->context = i; list_add_tail(&tasklet->link, &ohci->iso_tasklet_list); r = 0; break; } spin_unlock_irqrestore(&ohci->iso_tasklet_list_lock, flags); return r; } void ohci1394_unregister_iso_tasklet(struct ti_ohci *ohci, struct ohci1394_iso_tasklet *tasklet) { unsigned long flags; tasklet_kill(&tasklet->tasklet); spin_lock_irqsave(&ohci->iso_tasklet_list_lock, flags); if (tasklet->type == OHCI_ISO_TRANSMIT) clear_bit(tasklet->context, &ohci->it_ctx_usage); else { clear_bit(tasklet->context, &ohci->ir_ctx_usage); if (tasklet->type == OHCI_ISO_MULTICHANNEL_RECEIVE) { clear_bit(0, &ohci->ir_multichannel_used); } } list_del(&tasklet->link); spin_unlock_irqrestore(&ohci->iso_tasklet_list_lock, flags); } EXPORT_SYMBOL(ohci1394_stop_context); EXPORT_SYMBOL(ohci1394_init_iso_tasklet); EXPORT_SYMBOL(ohci1394_register_iso_tasklet); EXPORT_SYMBOL(ohci1394_unregister_iso_tasklet); /*********************************** * General module initialization * ***********************************/ MODULE_AUTHOR("Sebastien Rougeaux <sebastien.rougeaux@anu.edu.au>"); MODULE_DESCRIPTION("Driver for PCI OHCI IEEE-1394 controllers"); MODULE_LICENSE("GPL"); static void __exit ohci1394_cleanup (void) { pci_unregister_driver(&ohci1394_pci_driver); } static int __init ohci1394_init(void) { return pci_register_driver(&ohci1394_pci_driver); } module_init(ohci1394_init); module_exit(ohci1394_cleanup); |