Linux Audio

Check our new training course

Embedded Linux Audio

Check our new training course
with Creative Commons CC-BY-SA
lecture materials

Bootlin logo

Elixir Cross Referencer

Loading...
   1
   2
   3
   4
   5
   6
   7
   8
   9
  10
  11
  12
  13
  14
  15
  16
  17
  18
  19
  20
  21
  22
  23
  24
  25
  26
  27
  28
  29
  30
  31
  32
  33
  34
  35
  36
  37
  38
  39
  40
  41
  42
  43
  44
  45
  46
  47
  48
  49
  50
  51
  52
  53
  54
  55
  56
  57
  58
  59
  60
  61
  62
  63
  64
  65
  66
  67
  68
  69
  70
  71
  72
  73
  74
  75
  76
  77
  78
  79
  80
  81
  82
  83
  84
  85
  86
  87
  88
  89
  90
  91
  92
  93
  94
  95
  96
  97
  98
  99
 100
 101
 102
 103
 104
 105
 106
 107
 108
 109
 110
 111
 112
 113
 114
 115
 116
 117
 118
 119
 120
 121
 122
 123
 124
 125
 126
 127
 128
 129
 130
 131
 132
 133
 134
 135
 136
 137
 138
 139
 140
 141
 142
 143
 144
 145
 146
 147
 148
 149
 150
 151
 152
 153
 154
 155
 156
 157
 158
 159
 160
 161
 162
 163
 164
 165
 166
 167
 168
 169
 170
 171
 172
 173
 174
 175
 176
 177
 178
 179
 180
 181
 182
 183
 184
 185
 186
 187
 188
 189
 190
 191
 192
 193
 194
 195
 196
 197
 198
 199
 200
 201
 202
 203
 204
 205
 206
 207
 208
 209
 210
 211
 212
 213
 214
 215
 216
 217
 218
 219
 220
 221
 222
 223
 224
 225
 226
 227
 228
 229
 230
 231
 232
 233
 234
 235
 236
 237
 238
 239
 240
 241
 242
 243
 244
 245
 246
 247
 248
 249
 250
 251
 252
 253
 254
 255
 256
 257
 258
 259
 260
 261
 262
 263
 264
 265
 266
 267
 268
 269
 270
 271
 272
 273
 274
 275
 276
 277
 278
 279
 280
 281
 282
 283
 284
 285
 286
 287
 288
 289
 290
 291
 292
 293
 294
 295
 296
 297
 298
 299
 300
 301
 302
 303
 304
 305
 306
 307
 308
 309
 310
 311
 312
 313
 314
 315
 316
 317
 318
 319
 320
 321
 322
 323
 324
 325
 326
 327
 328
 329
 330
 331
 332
 333
 334
 335
 336
 337
 338
 339
 340
 341
 342
 343
 344
 345
 346
 347
 348
 349
 350
 351
 352
 353
 354
 355
 356
 357
 358
 359
 360
 361
 362
 363
 364
 365
 366
 367
 368
 369
 370
 371
 372
 373
 374
 375
 376
 377
 378
 379
 380
 381
 382
 383
 384
 385
 386
 387
 388
 389
 390
 391
 392
 393
 394
 395
 396
 397
 398
 399
 400
 401
 402
 403
 404
 405
 406
 407
 408
 409
 410
 411
 412
 413
 414
 415
 416
 417
 418
 419
 420
 421
 422
 423
 424
 425
 426
 427
 428
 429
 430
 431
 432
 433
 434
 435
 436
 437
 438
 439
 440
 441
 442
 443
 444
 445
 446
 447
 448
 449
 450
 451
 452
 453
 454
 455
 456
 457
 458
 459
 460
 461
 462
 463
 464
 465
 466
 467
 468
 469
 470
 471
 472
 473
 474
 475
 476
 477
 478
 479
 480
 481
 482
 483
 484
 485
 486
 487
 488
 489
 490
 491
 492
 493
 494
 495
 496
 497
 498
 499
 500
 501
 502
 503
 504
 505
 506
 507
 508
 509
 510
 511
 512
 513
 514
 515
 516
 517
 518
 519
 520
 521
 522
 523
 524
 525
 526
 527
 528
 529
 530
 531
 532
 533
 534
 535
 536
 537
 538
 539
 540
 541
 542
 543
 544
 545
 546
 547
 548
 549
 550
 551
 552
 553
 554
 555
 556
 557
 558
 559
 560
 561
 562
 563
 564
 565
 566
 567
 568
 569
 570
 571
 572
 573
 574
 575
 576
 577
 578
 579
 580
 581
 582
 583
 584
 585
 586
 587
 588
 589
 590
 591
 592
 593
 594
 595
 596
 597
 598
 599
 600
 601
 602
 603
 604
 605
 606
 607
 608
 609
 610
 611
 612
 613
 614
 615
 616
 617
 618
 619
 620
 621
 622
 623
 624
 625
 626
 627
 628
 629
 630
 631
 632
 633
 634
 635
 636
 637
 638
 639
 640
 641
 642
 643
 644
 645
 646
 647
 648
 649
 650
 651
 652
 653
 654
 655
 656
 657
 658
 659
 660
 661
 662
 663
 664
 665
 666
 667
 668
 669
 670
 671
 672
 673
 674
 675
 676
 677
 678
 679
 680
 681
 682
 683
 684
 685
 686
 687
 688
 689
 690
 691
 692
 693
 694
 695
 696
 697
 698
 699
 700
 701
 702
 703
 704
 705
 706
 707
 708
 709
 710
 711
 712
 713
 714
 715
 716
 717
 718
 719
 720
 721
 722
 723
 724
 725
 726
 727
 728
 729
 730
 731
 732
 733
 734
 735
 736
 737
 738
 739
 740
 741
 742
 743
 744
 745
 746
 747
 748
 749
 750
 751
 752
 753
 754
 755
 756
 757
 758
 759
 760
 761
 762
 763
 764
 765
 766
 767
 768
 769
 770
 771
 772
 773
 774
 775
 776
 777
 778
 779
 780
 781
 782
 783
 784
 785
 786
 787
 788
 789
 790
 791
 792
 793
 794
 795
 796
 797
 798
 799
 800
 801
 802
 803
 804
 805
 806
 807
 808
 809
 810
 811
 812
 813
 814
 815
 816
 817
 818
 819
 820
 821
 822
 823
 824
 825
 826
 827
 828
 829
 830
 831
 832
 833
 834
 835
 836
 837
 838
 839
 840
 841
 842
 843
 844
 845
 846
 847
 848
 849
 850
 851
 852
 853
 854
 855
 856
 857
 858
 859
 860
 861
 862
 863
 864
 865
 866
 867
 868
 869
 870
 871
 872
 873
 874
 875
 876
 877
 878
 879
 880
 881
 882
 883
 884
 885
 886
 887
 888
 889
 890
 891
 892
 893
 894
 895
 896
 897
 898
 899
 900
 901
 902
 903
 904
 905
 906
 907
 908
 909
 910
 911
 912
 913
 914
 915
 916
 917
 918
 919
 920
 921
 922
 923
 924
 925
 926
 927
 928
 929
 930
 931
 932
 933
 934
 935
 936
 937
 938
 939
 940
 941
 942
 943
 944
 945
 946
 947
 948
 949
 950
 951
 952
 953
 954
 955
 956
 957
 958
 959
 960
 961
 962
 963
 964
 965
 966
 967
 968
 969
 970
 971
 972
 973
 974
 975
 976
 977
 978
 979
 980
 981
 982
 983
 984
 985
 986
 987
 988
 989
 990
 991
 992
 993
 994
 995
 996
 997
 998
 999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
#ifndef __iop_sw_mpu_defs_asm_h
#define __iop_sw_mpu_defs_asm_h

/*
 * This file is autogenerated from
 *   file:           ../../inst/io_proc/rtl/guinness/iop_sw_mpu.r
 *     id:           <not found>
 *     last modfied: Mon Apr 11 16:10:19 2005
 *
 *   by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/iop_sw_mpu_defs_asm.h ../../inst/io_proc/rtl/guinness/iop_sw_mpu.r
 *      id: $Id: iop_sw_mpu_defs_asm.h,v 1.5 2005/04/24 18:31:07 starvik Exp $
 * Any changes here will be lost.
 *
 * -*- buffer-read-only: t -*-
 */

#ifndef REG_FIELD
#define REG_FIELD( scope, reg, field, value ) \
  REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
#define REG_FIELD_X_( value, shift ) ((value) << shift)
#endif

#ifndef REG_STATE
#define REG_STATE( scope, reg, field, symbolic_value ) \
  REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
#define REG_STATE_X_( k, shift ) (k << shift)
#endif

#ifndef REG_MASK
#define REG_MASK( scope, reg, field ) \
  REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
#define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
#endif

#ifndef REG_LSB
#define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
#endif

#ifndef REG_BIT
#define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
#endif

#ifndef REG_ADDR
#define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
#define REG_ADDR_X_( inst, offs ) ((inst) + offs)
#endif

#ifndef REG_ADDR_VECT
#define REG_ADDR_VECT( scope, inst, reg, index ) \
         REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
			 STRIDE_##scope##_##reg )
#define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
                          ((inst) + offs + (index) * stride)
#endif

/* Register rw_sw_cfg_owner, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_sw_cfg_owner___cfg___lsb 0
#define reg_iop_sw_mpu_rw_sw_cfg_owner___cfg___width 2
#define reg_iop_sw_mpu_rw_sw_cfg_owner_offset 0

/* Register rw_mc_ctrl, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_mc_ctrl___keep_owner___lsb 0
#define reg_iop_sw_mpu_rw_mc_ctrl___keep_owner___width 1
#define reg_iop_sw_mpu_rw_mc_ctrl___keep_owner___bit 0
#define reg_iop_sw_mpu_rw_mc_ctrl___cmd___lsb 1
#define reg_iop_sw_mpu_rw_mc_ctrl___cmd___width 2
#define reg_iop_sw_mpu_rw_mc_ctrl___size___lsb 3
#define reg_iop_sw_mpu_rw_mc_ctrl___size___width 3
#define reg_iop_sw_mpu_rw_mc_ctrl___wr_spu0_mem___lsb 6
#define reg_iop_sw_mpu_rw_mc_ctrl___wr_spu0_mem___width 1
#define reg_iop_sw_mpu_rw_mc_ctrl___wr_spu0_mem___bit 6
#define reg_iop_sw_mpu_rw_mc_ctrl___wr_spu1_mem___lsb 7
#define reg_iop_sw_mpu_rw_mc_ctrl___wr_spu1_mem___width 1
#define reg_iop_sw_mpu_rw_mc_ctrl___wr_spu1_mem___bit 7
#define reg_iop_sw_mpu_rw_mc_ctrl_offset 4

/* Register rw_mc_data, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_mc_data___val___lsb 0
#define reg_iop_sw_mpu_rw_mc_data___val___width 32
#define reg_iop_sw_mpu_rw_mc_data_offset 8

/* Register rw_mc_addr, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_mc_addr_offset 12

/* Register rs_mc_data, scope iop_sw_mpu, type rs */
#define reg_iop_sw_mpu_rs_mc_data_offset 16

/* Register r_mc_data, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_mc_data_offset 20

/* Register r_mc_stat, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_mc_stat___busy_cpu___lsb 0
#define reg_iop_sw_mpu_r_mc_stat___busy_cpu___width 1
#define reg_iop_sw_mpu_r_mc_stat___busy_cpu___bit 0
#define reg_iop_sw_mpu_r_mc_stat___busy_mpu___lsb 1
#define reg_iop_sw_mpu_r_mc_stat___busy_mpu___width 1
#define reg_iop_sw_mpu_r_mc_stat___busy_mpu___bit 1
#define reg_iop_sw_mpu_r_mc_stat___busy_spu0___lsb 2
#define reg_iop_sw_mpu_r_mc_stat___busy_spu0___width 1
#define reg_iop_sw_mpu_r_mc_stat___busy_spu0___bit 2
#define reg_iop_sw_mpu_r_mc_stat___busy_spu1___lsb 3
#define reg_iop_sw_mpu_r_mc_stat___busy_spu1___width 1
#define reg_iop_sw_mpu_r_mc_stat___busy_spu1___bit 3
#define reg_iop_sw_mpu_r_mc_stat___owned_by_cpu___lsb 4
#define reg_iop_sw_mpu_r_mc_stat___owned_by_cpu___width 1
#define reg_iop_sw_mpu_r_mc_stat___owned_by_cpu___bit 4
#define reg_iop_sw_mpu_r_mc_stat___owned_by_mpu___lsb 5
#define reg_iop_sw_mpu_r_mc_stat___owned_by_mpu___width 1
#define reg_iop_sw_mpu_r_mc_stat___owned_by_mpu___bit 5
#define reg_iop_sw_mpu_r_mc_stat___owned_by_spu0___lsb 6
#define reg_iop_sw_mpu_r_mc_stat___owned_by_spu0___width 1
#define reg_iop_sw_mpu_r_mc_stat___owned_by_spu0___bit 6
#define reg_iop_sw_mpu_r_mc_stat___owned_by_spu1___lsb 7
#define reg_iop_sw_mpu_r_mc_stat___owned_by_spu1___width 1
#define reg_iop_sw_mpu_r_mc_stat___owned_by_spu1___bit 7
#define reg_iop_sw_mpu_r_mc_stat_offset 24

/* Register rw_bus0_clr_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_bus0_clr_mask___byte0___lsb 0
#define reg_iop_sw_mpu_rw_bus0_clr_mask___byte0___width 8
#define reg_iop_sw_mpu_rw_bus0_clr_mask___byte1___lsb 8
#define reg_iop_sw_mpu_rw_bus0_clr_mask___byte1___width 8
#define reg_iop_sw_mpu_rw_bus0_clr_mask___byte2___lsb 16
#define reg_iop_sw_mpu_rw_bus0_clr_mask___byte2___width 8
#define reg_iop_sw_mpu_rw_bus0_clr_mask___byte3___lsb 24
#define reg_iop_sw_mpu_rw_bus0_clr_mask___byte3___width 8
#define reg_iop_sw_mpu_rw_bus0_clr_mask_offset 28

/* Register rw_bus0_set_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_bus0_set_mask___byte0___lsb 0
#define reg_iop_sw_mpu_rw_bus0_set_mask___byte0___width 8
#define reg_iop_sw_mpu_rw_bus0_set_mask___byte1___lsb 8
#define reg_iop_sw_mpu_rw_bus0_set_mask___byte1___width 8
#define reg_iop_sw_mpu_rw_bus0_set_mask___byte2___lsb 16
#define reg_iop_sw_mpu_rw_bus0_set_mask___byte2___width 8
#define reg_iop_sw_mpu_rw_bus0_set_mask___byte3___lsb 24
#define reg_iop_sw_mpu_rw_bus0_set_mask___byte3___width 8
#define reg_iop_sw_mpu_rw_bus0_set_mask_offset 32

/* Register rw_bus0_oe_clr_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte0___lsb 0
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte0___width 1
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte0___bit 0
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte1___lsb 1
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte1___width 1
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte1___bit 1
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte2___lsb 2
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte2___width 1
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte2___bit 2
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte3___lsb 3
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte3___width 1
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask___byte3___bit 3
#define reg_iop_sw_mpu_rw_bus0_oe_clr_mask_offset 36

/* Register rw_bus0_oe_set_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte0___lsb 0
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte0___width 1
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte0___bit 0
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte1___lsb 1
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte1___width 1
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte1___bit 1
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte2___lsb 2
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte2___width 1
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte2___bit 2
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte3___lsb 3
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte3___width 1
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask___byte3___bit 3
#define reg_iop_sw_mpu_rw_bus0_oe_set_mask_offset 40

/* Register r_bus0_in, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_bus0_in_offset 44

/* Register rw_bus1_clr_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_bus1_clr_mask___byte0___lsb 0
#define reg_iop_sw_mpu_rw_bus1_clr_mask___byte0___width 8
#define reg_iop_sw_mpu_rw_bus1_clr_mask___byte1___lsb 8
#define reg_iop_sw_mpu_rw_bus1_clr_mask___byte1___width 8
#define reg_iop_sw_mpu_rw_bus1_clr_mask___byte2___lsb 16
#define reg_iop_sw_mpu_rw_bus1_clr_mask___byte2___width 8
#define reg_iop_sw_mpu_rw_bus1_clr_mask___byte3___lsb 24
#define reg_iop_sw_mpu_rw_bus1_clr_mask___byte3___width 8
#define reg_iop_sw_mpu_rw_bus1_clr_mask_offset 48

/* Register rw_bus1_set_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_bus1_set_mask___byte0___lsb 0
#define reg_iop_sw_mpu_rw_bus1_set_mask___byte0___width 8
#define reg_iop_sw_mpu_rw_bus1_set_mask___byte1___lsb 8
#define reg_iop_sw_mpu_rw_bus1_set_mask___byte1___width 8
#define reg_iop_sw_mpu_rw_bus1_set_mask___byte2___lsb 16
#define reg_iop_sw_mpu_rw_bus1_set_mask___byte2___width 8
#define reg_iop_sw_mpu_rw_bus1_set_mask___byte3___lsb 24
#define reg_iop_sw_mpu_rw_bus1_set_mask___byte3___width 8
#define reg_iop_sw_mpu_rw_bus1_set_mask_offset 52

/* Register rw_bus1_oe_clr_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte0___lsb 0
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte0___width 1
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte0___bit 0
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte1___lsb 1
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte1___width 1
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte1___bit 1
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte2___lsb 2
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte2___width 1
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte2___bit 2
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte3___lsb 3
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte3___width 1
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask___byte3___bit 3
#define reg_iop_sw_mpu_rw_bus1_oe_clr_mask_offset 56

/* Register rw_bus1_oe_set_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte0___lsb 0
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte0___width 1
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte0___bit 0
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte1___lsb 1
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte1___width 1
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte1___bit 1
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte2___lsb 2
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte2___width 1
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte2___bit 2
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte3___lsb 3
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte3___width 1
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask___byte3___bit 3
#define reg_iop_sw_mpu_rw_bus1_oe_set_mask_offset 60

/* Register r_bus1_in, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_bus1_in_offset 64

/* Register rw_gio_clr_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_gio_clr_mask___val___lsb 0
#define reg_iop_sw_mpu_rw_gio_clr_mask___val___width 32
#define reg_iop_sw_mpu_rw_gio_clr_mask_offset 68

/* Register rw_gio_set_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_gio_set_mask___val___lsb 0
#define reg_iop_sw_mpu_rw_gio_set_mask___val___width 32
#define reg_iop_sw_mpu_rw_gio_set_mask_offset 72

/* Register rw_gio_oe_clr_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_gio_oe_clr_mask___val___lsb 0
#define reg_iop_sw_mpu_rw_gio_oe_clr_mask___val___width 32
#define reg_iop_sw_mpu_rw_gio_oe_clr_mask_offset 76

/* Register rw_gio_oe_set_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_gio_oe_set_mask___val___lsb 0
#define reg_iop_sw_mpu_rw_gio_oe_set_mask___val___width 32
#define reg_iop_sw_mpu_rw_gio_oe_set_mask_offset 80

/* Register r_gio_in, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_gio_in_offset 84

/* Register rw_cpu_intr, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_cpu_intr___intr0___lsb 0
#define reg_iop_sw_mpu_rw_cpu_intr___intr0___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr0___bit 0
#define reg_iop_sw_mpu_rw_cpu_intr___intr1___lsb 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr1___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr1___bit 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr2___lsb 2
#define reg_iop_sw_mpu_rw_cpu_intr___intr2___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr2___bit 2
#define reg_iop_sw_mpu_rw_cpu_intr___intr3___lsb 3
#define reg_iop_sw_mpu_rw_cpu_intr___intr3___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr3___bit 3
#define reg_iop_sw_mpu_rw_cpu_intr___intr4___lsb 4
#define reg_iop_sw_mpu_rw_cpu_intr___intr4___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr4___bit 4
#define reg_iop_sw_mpu_rw_cpu_intr___intr5___lsb 5
#define reg_iop_sw_mpu_rw_cpu_intr___intr5___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr5___bit 5
#define reg_iop_sw_mpu_rw_cpu_intr___intr6___lsb 6
#define reg_iop_sw_mpu_rw_cpu_intr___intr6___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr6___bit 6
#define reg_iop_sw_mpu_rw_cpu_intr___intr7___lsb 7
#define reg_iop_sw_mpu_rw_cpu_intr___intr7___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr7___bit 7
#define reg_iop_sw_mpu_rw_cpu_intr___intr8___lsb 8
#define reg_iop_sw_mpu_rw_cpu_intr___intr8___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr8___bit 8
#define reg_iop_sw_mpu_rw_cpu_intr___intr9___lsb 9
#define reg_iop_sw_mpu_rw_cpu_intr___intr9___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr9___bit 9
#define reg_iop_sw_mpu_rw_cpu_intr___intr10___lsb 10
#define reg_iop_sw_mpu_rw_cpu_intr___intr10___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr10___bit 10
#define reg_iop_sw_mpu_rw_cpu_intr___intr11___lsb 11
#define reg_iop_sw_mpu_rw_cpu_intr___intr11___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr11___bit 11
#define reg_iop_sw_mpu_rw_cpu_intr___intr12___lsb 12
#define reg_iop_sw_mpu_rw_cpu_intr___intr12___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr12___bit 12
#define reg_iop_sw_mpu_rw_cpu_intr___intr13___lsb 13
#define reg_iop_sw_mpu_rw_cpu_intr___intr13___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr13___bit 13
#define reg_iop_sw_mpu_rw_cpu_intr___intr14___lsb 14
#define reg_iop_sw_mpu_rw_cpu_intr___intr14___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr14___bit 14
#define reg_iop_sw_mpu_rw_cpu_intr___intr15___lsb 15
#define reg_iop_sw_mpu_rw_cpu_intr___intr15___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr15___bit 15
#define reg_iop_sw_mpu_rw_cpu_intr___intr16___lsb 16
#define reg_iop_sw_mpu_rw_cpu_intr___intr16___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr16___bit 16
#define reg_iop_sw_mpu_rw_cpu_intr___intr17___lsb 17
#define reg_iop_sw_mpu_rw_cpu_intr___intr17___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr17___bit 17
#define reg_iop_sw_mpu_rw_cpu_intr___intr18___lsb 18
#define reg_iop_sw_mpu_rw_cpu_intr___intr18___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr18___bit 18
#define reg_iop_sw_mpu_rw_cpu_intr___intr19___lsb 19
#define reg_iop_sw_mpu_rw_cpu_intr___intr19___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr19___bit 19
#define reg_iop_sw_mpu_rw_cpu_intr___intr20___lsb 20
#define reg_iop_sw_mpu_rw_cpu_intr___intr20___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr20___bit 20
#define reg_iop_sw_mpu_rw_cpu_intr___intr21___lsb 21
#define reg_iop_sw_mpu_rw_cpu_intr___intr21___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr21___bit 21
#define reg_iop_sw_mpu_rw_cpu_intr___intr22___lsb 22
#define reg_iop_sw_mpu_rw_cpu_intr___intr22___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr22___bit 22
#define reg_iop_sw_mpu_rw_cpu_intr___intr23___lsb 23
#define reg_iop_sw_mpu_rw_cpu_intr___intr23___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr23___bit 23
#define reg_iop_sw_mpu_rw_cpu_intr___intr24___lsb 24
#define reg_iop_sw_mpu_rw_cpu_intr___intr24___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr24___bit 24
#define reg_iop_sw_mpu_rw_cpu_intr___intr25___lsb 25
#define reg_iop_sw_mpu_rw_cpu_intr___intr25___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr25___bit 25
#define reg_iop_sw_mpu_rw_cpu_intr___intr26___lsb 26
#define reg_iop_sw_mpu_rw_cpu_intr___intr26___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr26___bit 26
#define reg_iop_sw_mpu_rw_cpu_intr___intr27___lsb 27
#define reg_iop_sw_mpu_rw_cpu_intr___intr27___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr27___bit 27
#define reg_iop_sw_mpu_rw_cpu_intr___intr28___lsb 28
#define reg_iop_sw_mpu_rw_cpu_intr___intr28___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr28___bit 28
#define reg_iop_sw_mpu_rw_cpu_intr___intr29___lsb 29
#define reg_iop_sw_mpu_rw_cpu_intr___intr29___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr29___bit 29
#define reg_iop_sw_mpu_rw_cpu_intr___intr30___lsb 30
#define reg_iop_sw_mpu_rw_cpu_intr___intr30___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr30___bit 30
#define reg_iop_sw_mpu_rw_cpu_intr___intr31___lsb 31
#define reg_iop_sw_mpu_rw_cpu_intr___intr31___width 1
#define reg_iop_sw_mpu_rw_cpu_intr___intr31___bit 31
#define reg_iop_sw_mpu_rw_cpu_intr_offset 88

/* Register r_cpu_intr, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_cpu_intr___intr0___lsb 0
#define reg_iop_sw_mpu_r_cpu_intr___intr0___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr0___bit 0
#define reg_iop_sw_mpu_r_cpu_intr___intr1___lsb 1
#define reg_iop_sw_mpu_r_cpu_intr___intr1___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr1___bit 1
#define reg_iop_sw_mpu_r_cpu_intr___intr2___lsb 2
#define reg_iop_sw_mpu_r_cpu_intr___intr2___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr2___bit 2
#define reg_iop_sw_mpu_r_cpu_intr___intr3___lsb 3
#define reg_iop_sw_mpu_r_cpu_intr___intr3___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr3___bit 3
#define reg_iop_sw_mpu_r_cpu_intr___intr4___lsb 4
#define reg_iop_sw_mpu_r_cpu_intr___intr4___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr4___bit 4
#define reg_iop_sw_mpu_r_cpu_intr___intr5___lsb 5
#define reg_iop_sw_mpu_r_cpu_intr___intr5___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr5___bit 5
#define reg_iop_sw_mpu_r_cpu_intr___intr6___lsb 6
#define reg_iop_sw_mpu_r_cpu_intr___intr6___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr6___bit 6
#define reg_iop_sw_mpu_r_cpu_intr___intr7___lsb 7
#define reg_iop_sw_mpu_r_cpu_intr___intr7___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr7___bit 7
#define reg_iop_sw_mpu_r_cpu_intr___intr8___lsb 8
#define reg_iop_sw_mpu_r_cpu_intr___intr8___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr8___bit 8
#define reg_iop_sw_mpu_r_cpu_intr___intr9___lsb 9
#define reg_iop_sw_mpu_r_cpu_intr___intr9___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr9___bit 9
#define reg_iop_sw_mpu_r_cpu_intr___intr10___lsb 10
#define reg_iop_sw_mpu_r_cpu_intr___intr10___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr10___bit 10
#define reg_iop_sw_mpu_r_cpu_intr___intr11___lsb 11
#define reg_iop_sw_mpu_r_cpu_intr___intr11___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr11___bit 11
#define reg_iop_sw_mpu_r_cpu_intr___intr12___lsb 12
#define reg_iop_sw_mpu_r_cpu_intr___intr12___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr12___bit 12
#define reg_iop_sw_mpu_r_cpu_intr___intr13___lsb 13
#define reg_iop_sw_mpu_r_cpu_intr___intr13___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr13___bit 13
#define reg_iop_sw_mpu_r_cpu_intr___intr14___lsb 14
#define reg_iop_sw_mpu_r_cpu_intr___intr14___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr14___bit 14
#define reg_iop_sw_mpu_r_cpu_intr___intr15___lsb 15
#define reg_iop_sw_mpu_r_cpu_intr___intr15___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr15___bit 15
#define reg_iop_sw_mpu_r_cpu_intr___intr16___lsb 16
#define reg_iop_sw_mpu_r_cpu_intr___intr16___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr16___bit 16
#define reg_iop_sw_mpu_r_cpu_intr___intr17___lsb 17
#define reg_iop_sw_mpu_r_cpu_intr___intr17___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr17___bit 17
#define reg_iop_sw_mpu_r_cpu_intr___intr18___lsb 18
#define reg_iop_sw_mpu_r_cpu_intr___intr18___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr18___bit 18
#define reg_iop_sw_mpu_r_cpu_intr___intr19___lsb 19
#define reg_iop_sw_mpu_r_cpu_intr___intr19___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr19___bit 19
#define reg_iop_sw_mpu_r_cpu_intr___intr20___lsb 20
#define reg_iop_sw_mpu_r_cpu_intr___intr20___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr20___bit 20
#define reg_iop_sw_mpu_r_cpu_intr___intr21___lsb 21
#define reg_iop_sw_mpu_r_cpu_intr___intr21___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr21___bit 21
#define reg_iop_sw_mpu_r_cpu_intr___intr22___lsb 22
#define reg_iop_sw_mpu_r_cpu_intr___intr22___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr22___bit 22
#define reg_iop_sw_mpu_r_cpu_intr___intr23___lsb 23
#define reg_iop_sw_mpu_r_cpu_intr___intr23___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr23___bit 23
#define reg_iop_sw_mpu_r_cpu_intr___intr24___lsb 24
#define reg_iop_sw_mpu_r_cpu_intr___intr24___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr24___bit 24
#define reg_iop_sw_mpu_r_cpu_intr___intr25___lsb 25
#define reg_iop_sw_mpu_r_cpu_intr___intr25___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr25___bit 25
#define reg_iop_sw_mpu_r_cpu_intr___intr26___lsb 26
#define reg_iop_sw_mpu_r_cpu_intr___intr26___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr26___bit 26
#define reg_iop_sw_mpu_r_cpu_intr___intr27___lsb 27
#define reg_iop_sw_mpu_r_cpu_intr___intr27___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr27___bit 27
#define reg_iop_sw_mpu_r_cpu_intr___intr28___lsb 28
#define reg_iop_sw_mpu_r_cpu_intr___intr28___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr28___bit 28
#define reg_iop_sw_mpu_r_cpu_intr___intr29___lsb 29
#define reg_iop_sw_mpu_r_cpu_intr___intr29___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr29___bit 29
#define reg_iop_sw_mpu_r_cpu_intr___intr30___lsb 30
#define reg_iop_sw_mpu_r_cpu_intr___intr30___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr30___bit 30
#define reg_iop_sw_mpu_r_cpu_intr___intr31___lsb 31
#define reg_iop_sw_mpu_r_cpu_intr___intr31___width 1
#define reg_iop_sw_mpu_r_cpu_intr___intr31___bit 31
#define reg_iop_sw_mpu_r_cpu_intr_offset 92

/* Register rw_intr_grp0_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr0___lsb 0
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr0___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr0___bit 0
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr0___lsb 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr0___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr0___bit 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp0___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp0___bit 2
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp4___lsb 3
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp4___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp4___bit 3
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp0___lsb 4
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp0___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp0___bit 4
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out0___lsb 5
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out0___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out0___bit 5
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out0_extra___lsb 6
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out0_extra___bit 6
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_out0___lsb 7
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_out0___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_out0___bit 7
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr1___lsb 8
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr1___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr1___bit 8
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr1___lsb 9
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr1___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr1___bit 9
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp1___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp1___bit 10
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp5___lsb 11
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp5___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp5___bit 11
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp1___lsb 12
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp1___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp1___bit 12
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in0___lsb 13
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in0___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in0___bit 13
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in0_extra___lsb 14
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in0_extra___bit 14
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_in0___lsb 15
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_in0___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_in0___bit 15
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr2___lsb 16
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr2___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr2___bit 16
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr2___lsb 17
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr2___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr2___bit 17
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp2___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp2___bit 18
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp6___lsb 19
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp6___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp6___bit 19
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp2___lsb 20
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp2___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp2___bit 20
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out1___lsb 21
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out1___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out1___bit 21
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out1_extra___lsb 22
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_out1_extra___bit 22
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_out1___lsb 23
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_out1___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_out1___bit 23
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr3___lsb 24
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr3___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu0_intr3___bit 24
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr3___lsb 25
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr3___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___spu1_intr3___bit 25
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp3___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp3___bit 26
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp7___lsb 27
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp7___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___trigger_grp7___bit 27
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp3___lsb 28
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp3___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___timer_grp3___bit 28
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in1___lsb 29
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in1___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in1___bit 29
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in1_extra___lsb 30
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___fifo_in1_extra___bit 30
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_in1___lsb 31
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_in1___width 1
#define reg_iop_sw_mpu_rw_intr_grp0_mask___dmc_in1___bit 31
#define reg_iop_sw_mpu_rw_intr_grp0_mask_offset 96

/* Register rw_ack_intr_grp0, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr0___lsb 0
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr0___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr0___bit 0
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr0___lsb 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr0___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr0___bit 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr1___lsb 8
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr1___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr1___bit 8
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr1___lsb 9
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr1___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr1___bit 9
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr2___lsb 16
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr2___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr2___bit 16
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr2___lsb 17
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr2___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr2___bit 17
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr3___lsb 24
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr3___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu0_intr3___bit 24
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr3___lsb 25
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr3___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp0___spu1_intr3___bit 25
#define reg_iop_sw_mpu_rw_ack_intr_grp0_offset 100

/* Register r_intr_grp0, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr0___lsb 0
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr0___width 1
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr0___bit 0
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr0___lsb 1
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr0___width 1
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr0___bit 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp0___width 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp0___bit 2
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp4___lsb 3
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp4___width 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp4___bit 3
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp0___lsb 4
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp0___width 1
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp0___bit 4
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out0___lsb 5
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out0___width 1
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out0___bit 5
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out0_extra___lsb 6
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out0_extra___bit 6
#define reg_iop_sw_mpu_r_intr_grp0___dmc_out0___lsb 7
#define reg_iop_sw_mpu_r_intr_grp0___dmc_out0___width 1
#define reg_iop_sw_mpu_r_intr_grp0___dmc_out0___bit 7
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr1___lsb 8
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr1___width 1
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr1___bit 8
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr1___lsb 9
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr1___width 1
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr1___bit 9
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp1___width 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp1___bit 10
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp5___lsb 11
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp5___width 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp5___bit 11
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp1___lsb 12
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp1___width 1
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp1___bit 12
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in0___lsb 13
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in0___width 1
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in0___bit 13
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in0_extra___lsb 14
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in0_extra___bit 14
#define reg_iop_sw_mpu_r_intr_grp0___dmc_in0___lsb 15
#define reg_iop_sw_mpu_r_intr_grp0___dmc_in0___width 1
#define reg_iop_sw_mpu_r_intr_grp0___dmc_in0___bit 15
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr2___lsb 16
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr2___width 1
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr2___bit 16
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr2___lsb 17
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr2___width 1
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr2___bit 17
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp2___width 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp2___bit 18
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp6___lsb 19
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp6___width 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp6___bit 19
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp2___lsb 20
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp2___width 1
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp2___bit 20
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out1___lsb 21
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out1___width 1
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out1___bit 21
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out1_extra___lsb 22
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp0___fifo_out1_extra___bit 22
#define reg_iop_sw_mpu_r_intr_grp0___dmc_out1___lsb 23
#define reg_iop_sw_mpu_r_intr_grp0___dmc_out1___width 1
#define reg_iop_sw_mpu_r_intr_grp0___dmc_out1___bit 23
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr3___lsb 24
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr3___width 1
#define reg_iop_sw_mpu_r_intr_grp0___spu0_intr3___bit 24
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr3___lsb 25
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr3___width 1
#define reg_iop_sw_mpu_r_intr_grp0___spu1_intr3___bit 25
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp3___width 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp3___bit 26
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp7___lsb 27
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp7___width 1
#define reg_iop_sw_mpu_r_intr_grp0___trigger_grp7___bit 27
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp3___lsb 28
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp3___width 1
#define reg_iop_sw_mpu_r_intr_grp0___timer_grp3___bit 28
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in1___lsb 29
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in1___width 1
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in1___bit 29
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in1_extra___lsb 30
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp0___fifo_in1_extra___bit 30
#define reg_iop_sw_mpu_r_intr_grp0___dmc_in1___lsb 31
#define reg_iop_sw_mpu_r_intr_grp0___dmc_in1___width 1
#define reg_iop_sw_mpu_r_intr_grp0___dmc_in1___bit 31
#define reg_iop_sw_mpu_r_intr_grp0_offset 104

/* Register r_masked_intr_grp0, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr0___lsb 0
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr0___bit 0
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr0___lsb 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr0___bit 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp0___bit 2
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp4___lsb 3
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp4___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp4___bit 3
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp0___lsb 4
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp0___bit 4
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out0___lsb 5
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out0___bit 5
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out0_extra___lsb 6
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out0_extra___bit 6
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_out0___lsb 7
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_out0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_out0___bit 7
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr1___lsb 8
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr1___bit 8
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr1___lsb 9
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr1___bit 9
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp1___bit 10
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp5___lsb 11
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp5___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp5___bit 11
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp1___lsb 12
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp1___bit 12
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in0___lsb 13
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in0___bit 13
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in0_extra___lsb 14
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in0_extra___bit 14
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_in0___lsb 15
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_in0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_in0___bit 15
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr2___lsb 16
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr2___bit 16
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr2___lsb 17
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr2___bit 17
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp2___bit 18
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp6___lsb 19
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp6___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp6___bit 19
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp2___lsb 20
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp2___bit 20
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out1___lsb 21
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out1___bit 21
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out1_extra___lsb 22
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_out1_extra___bit 22
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_out1___lsb 23
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_out1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_out1___bit 23
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr3___lsb 24
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu0_intr3___bit 24
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr3___lsb 25
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___spu1_intr3___bit 25
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp3___bit 26
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp7___lsb 27
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp7___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___trigger_grp7___bit 27
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp3___lsb 28
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___timer_grp3___bit 28
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in1___lsb 29
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in1___bit 29
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in1_extra___lsb 30
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___fifo_in1_extra___bit 30
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_in1___lsb 31
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_in1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp0___dmc_in1___bit 31
#define reg_iop_sw_mpu_r_masked_intr_grp0_offset 108

/* Register rw_intr_grp1_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr4___lsb 0
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr4___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr4___bit 0
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr4___lsb 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr4___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr4___bit 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp0___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp0___bit 2
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp5___lsb 3
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp5___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp5___bit 3
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp0___lsb 4
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp0___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp0___bit 4
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in0___lsb 5
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in0___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in0___bit 5
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in0_extra___lsb 6
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in0_extra___bit 6
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_out0___lsb 7
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_out0___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_out0___bit 7
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr5___lsb 8
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr5___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr5___bit 8
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr5___lsb 9
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr5___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr5___bit 9
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp1___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp1___bit 10
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp6___lsb 11
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp6___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp6___bit 11
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp1___lsb 12
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp1___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp1___bit 12
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out1___lsb 13
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out1___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out1___bit 13
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out0_extra___lsb 14
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out0_extra___bit 14
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_in0___lsb 15
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_in0___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_in0___bit 15
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr6___lsb 16
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr6___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr6___bit 16
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr6___lsb 17
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr6___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr6___bit 17
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp2___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp2___bit 18
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp7___lsb 19
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp7___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp7___bit 19
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp2___lsb 20
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp2___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp2___bit 20
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in1___lsb 21
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in1___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in1___bit 21
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in1_extra___lsb 22
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_in1_extra___bit 22
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_out1___lsb 23
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_out1___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_out1___bit 23
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr7___lsb 24
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr7___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu0_intr7___bit 24
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr7___lsb 25
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr7___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___spu1_intr7___bit 25
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp3___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp3___bit 26
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp4___lsb 27
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp4___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___trigger_grp4___bit 27
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp3___lsb 28
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp3___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___timer_grp3___bit 28
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out0___lsb 29
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out0___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out0___bit 29
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out1_extra___lsb 30
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___fifo_out1_extra___bit 30
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_in1___lsb 31
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_in1___width 1
#define reg_iop_sw_mpu_rw_intr_grp1_mask___dmc_in1___bit 31
#define reg_iop_sw_mpu_rw_intr_grp1_mask_offset 112

/* Register rw_ack_intr_grp1, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr4___lsb 0
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr4___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr4___bit 0
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr4___lsb 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr4___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr4___bit 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr5___lsb 8
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr5___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr5___bit 8
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr5___lsb 9
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr5___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr5___bit 9
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr6___lsb 16
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr6___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr6___bit 16
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr6___lsb 17
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr6___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr6___bit 17
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr7___lsb 24
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr7___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu0_intr7___bit 24
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr7___lsb 25
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr7___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp1___spu1_intr7___bit 25
#define reg_iop_sw_mpu_rw_ack_intr_grp1_offset 116

/* Register r_intr_grp1, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr4___lsb 0
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr4___width 1
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr4___bit 0
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr4___lsb 1
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr4___width 1
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr4___bit 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp0___width 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp0___bit 2
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp5___lsb 3
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp5___width 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp5___bit 3
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp0___lsb 4
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp0___width 1
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp0___bit 4
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in0___lsb 5
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in0___width 1
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in0___bit 5
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in0_extra___lsb 6
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in0_extra___bit 6
#define reg_iop_sw_mpu_r_intr_grp1___dmc_out0___lsb 7
#define reg_iop_sw_mpu_r_intr_grp1___dmc_out0___width 1
#define reg_iop_sw_mpu_r_intr_grp1___dmc_out0___bit 7
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr5___lsb 8
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr5___width 1
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr5___bit 8
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr5___lsb 9
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr5___width 1
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr5___bit 9
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp1___width 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp1___bit 10
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp6___lsb 11
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp6___width 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp6___bit 11
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp1___lsb 12
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp1___width 1
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp1___bit 12
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out1___lsb 13
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out1___width 1
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out1___bit 13
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out0_extra___lsb 14
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out0_extra___bit 14
#define reg_iop_sw_mpu_r_intr_grp1___dmc_in0___lsb 15
#define reg_iop_sw_mpu_r_intr_grp1___dmc_in0___width 1
#define reg_iop_sw_mpu_r_intr_grp1___dmc_in0___bit 15
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr6___lsb 16
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr6___width 1
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr6___bit 16
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr6___lsb 17
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr6___width 1
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr6___bit 17
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp2___width 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp2___bit 18
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp7___lsb 19
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp7___width 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp7___bit 19
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp2___lsb 20
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp2___width 1
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp2___bit 20
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in1___lsb 21
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in1___width 1
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in1___bit 21
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in1_extra___lsb 22
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp1___fifo_in1_extra___bit 22
#define reg_iop_sw_mpu_r_intr_grp1___dmc_out1___lsb 23
#define reg_iop_sw_mpu_r_intr_grp1___dmc_out1___width 1
#define reg_iop_sw_mpu_r_intr_grp1___dmc_out1___bit 23
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr7___lsb 24
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr7___width 1
#define reg_iop_sw_mpu_r_intr_grp1___spu0_intr7___bit 24
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr7___lsb 25
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr7___width 1
#define reg_iop_sw_mpu_r_intr_grp1___spu1_intr7___bit 25
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp3___width 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp3___bit 26
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp4___lsb 27
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp4___width 1
#define reg_iop_sw_mpu_r_intr_grp1___trigger_grp4___bit 27
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp3___lsb 28
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp3___width 1
#define reg_iop_sw_mpu_r_intr_grp1___timer_grp3___bit 28
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out0___lsb 29
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out0___width 1
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out0___bit 29
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out1_extra___lsb 30
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp1___fifo_out1_extra___bit 30
#define reg_iop_sw_mpu_r_intr_grp1___dmc_in1___lsb 31
#define reg_iop_sw_mpu_r_intr_grp1___dmc_in1___width 1
#define reg_iop_sw_mpu_r_intr_grp1___dmc_in1___bit 31
#define reg_iop_sw_mpu_r_intr_grp1_offset 120

/* Register r_masked_intr_grp1, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr4___lsb 0
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr4___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr4___bit 0
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr4___lsb 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr4___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr4___bit 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp0___bit 2
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp5___lsb 3
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp5___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp5___bit 3
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp0___lsb 4
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp0___bit 4
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in0___lsb 5
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in0___bit 5
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in0_extra___lsb 6
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in0_extra___bit 6
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_out0___lsb 7
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_out0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_out0___bit 7
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr5___lsb 8
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr5___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr5___bit 8
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr5___lsb 9
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr5___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr5___bit 9
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp1___bit 10
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp6___lsb 11
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp6___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp6___bit 11
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp1___lsb 12
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp1___bit 12
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out1___lsb 13
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out1___bit 13
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out0_extra___lsb 14
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out0_extra___bit 14
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_in0___lsb 15
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_in0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_in0___bit 15
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr6___lsb 16
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr6___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr6___bit 16
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr6___lsb 17
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr6___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr6___bit 17
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp2___bit 18
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp7___lsb 19
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp7___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp7___bit 19
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp2___lsb 20
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp2___bit 20
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in1___lsb 21
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in1___bit 21
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in1_extra___lsb 22
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_in1_extra___bit 22
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_out1___lsb 23
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_out1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_out1___bit 23
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr7___lsb 24
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr7___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu0_intr7___bit 24
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr7___lsb 25
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr7___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___spu1_intr7___bit 25
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp3___bit 26
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp4___lsb 27
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp4___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___trigger_grp4___bit 27
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp3___lsb 28
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___timer_grp3___bit 28
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out0___lsb 29
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out0___bit 29
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out1_extra___lsb 30
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___fifo_out1_extra___bit 30
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_in1___lsb 31
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_in1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp1___dmc_in1___bit 31
#define reg_iop_sw_mpu_r_masked_intr_grp1_offset 124

/* Register rw_intr_grp2_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr8___lsb 0
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr8___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr8___bit 0
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr8___lsb 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr8___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr8___bit 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp0___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp0___bit 2
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp6___lsb 3
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp6___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp6___bit 3
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp0___lsb 4
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp0___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp0___bit 4
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out1___lsb 5
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out1___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out1___bit 5
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out1_extra___lsb 6
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out1_extra___bit 6
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_out0___lsb 7
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_out0___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_out0___bit 7
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr9___lsb 8
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr9___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr9___bit 8
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr9___lsb 9
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr9___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr9___bit 9
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp1___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp1___bit 10
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp7___lsb 11
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp7___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp7___bit 11
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp1___lsb 12
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp1___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp1___bit 12
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in1___lsb 13
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in1___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in1___bit 13
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in1_extra___lsb 14
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in1_extra___bit 14
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_in0___lsb 15
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_in0___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_in0___bit 15
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr10___lsb 16
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr10___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr10___bit 16
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr10___lsb 17
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr10___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr10___bit 17
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp2___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp2___bit 18
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp4___lsb 19
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp4___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp4___bit 19
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp2___lsb 20
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp2___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp2___bit 20
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out0___lsb 21
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out0___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out0___bit 21
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out0_extra___lsb 22
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_out0_extra___bit 22
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_out1___lsb 23
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_out1___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_out1___bit 23
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr11___lsb 24
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr11___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu0_intr11___bit 24
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr11___lsb 25
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr11___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___spu1_intr11___bit 25
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp3___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp3___bit 26
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp5___lsb 27
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp5___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___trigger_grp5___bit 27
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp3___lsb 28
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp3___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___timer_grp3___bit 28
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in0___lsb 29
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in0___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in0___bit 29
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in0_extra___lsb 30
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___fifo_in0_extra___bit 30
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_in1___lsb 31
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_in1___width 1
#define reg_iop_sw_mpu_rw_intr_grp2_mask___dmc_in1___bit 31
#define reg_iop_sw_mpu_rw_intr_grp2_mask_offset 128

/* Register rw_ack_intr_grp2, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr8___lsb 0
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr8___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr8___bit 0
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr8___lsb 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr8___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr8___bit 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr9___lsb 8
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr9___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr9___bit 8
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr9___lsb 9
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr9___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr9___bit 9
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr10___lsb 16
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr10___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr10___bit 16
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr10___lsb 17
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr10___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr10___bit 17
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr11___lsb 24
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr11___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu0_intr11___bit 24
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr11___lsb 25
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr11___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp2___spu1_intr11___bit 25
#define reg_iop_sw_mpu_rw_ack_intr_grp2_offset 132

/* Register r_intr_grp2, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr8___lsb 0
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr8___width 1
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr8___bit 0
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr8___lsb 1
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr8___width 1
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr8___bit 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp0___width 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp0___bit 2
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp6___lsb 3
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp6___width 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp6___bit 3
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp0___lsb 4
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp0___width 1
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp0___bit 4
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out1___lsb 5
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out1___width 1
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out1___bit 5
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out1_extra___lsb 6
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out1_extra___bit 6
#define reg_iop_sw_mpu_r_intr_grp2___dmc_out0___lsb 7
#define reg_iop_sw_mpu_r_intr_grp2___dmc_out0___width 1
#define reg_iop_sw_mpu_r_intr_grp2___dmc_out0___bit 7
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr9___lsb 8
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr9___width 1
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr9___bit 8
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr9___lsb 9
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr9___width 1
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr9___bit 9
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp1___width 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp1___bit 10
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp7___lsb 11
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp7___width 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp7___bit 11
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp1___lsb 12
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp1___width 1
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp1___bit 12
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in1___lsb 13
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in1___width 1
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in1___bit 13
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in1_extra___lsb 14
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in1_extra___bit 14
#define reg_iop_sw_mpu_r_intr_grp2___dmc_in0___lsb 15
#define reg_iop_sw_mpu_r_intr_grp2___dmc_in0___width 1
#define reg_iop_sw_mpu_r_intr_grp2___dmc_in0___bit 15
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr10___lsb 16
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr10___width 1
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr10___bit 16
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr10___lsb 17
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr10___width 1
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr10___bit 17
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp2___width 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp2___bit 18
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp4___lsb 19
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp4___width 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp4___bit 19
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp2___lsb 20
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp2___width 1
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp2___bit 20
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out0___lsb 21
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out0___width 1
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out0___bit 21
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out0_extra___lsb 22
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp2___fifo_out0_extra___bit 22
#define reg_iop_sw_mpu_r_intr_grp2___dmc_out1___lsb 23
#define reg_iop_sw_mpu_r_intr_grp2___dmc_out1___width 1
#define reg_iop_sw_mpu_r_intr_grp2___dmc_out1___bit 23
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr11___lsb 24
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr11___width 1
#define reg_iop_sw_mpu_r_intr_grp2___spu0_intr11___bit 24
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr11___lsb 25
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr11___width 1
#define reg_iop_sw_mpu_r_intr_grp2___spu1_intr11___bit 25
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp3___width 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp3___bit 26
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp5___lsb 27
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp5___width 1
#define reg_iop_sw_mpu_r_intr_grp2___trigger_grp5___bit 27
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp3___lsb 28
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp3___width 1
#define reg_iop_sw_mpu_r_intr_grp2___timer_grp3___bit 28
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in0___lsb 29
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in0___width 1
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in0___bit 29
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in0_extra___lsb 30
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp2___fifo_in0_extra___bit 30
#define reg_iop_sw_mpu_r_intr_grp2___dmc_in1___lsb 31
#define reg_iop_sw_mpu_r_intr_grp2___dmc_in1___width 1
#define reg_iop_sw_mpu_r_intr_grp2___dmc_in1___bit 31
#define reg_iop_sw_mpu_r_intr_grp2_offset 136

/* Register r_masked_intr_grp2, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr8___lsb 0
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr8___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr8___bit 0
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr8___lsb 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr8___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr8___bit 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp0___bit 2
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp6___lsb 3
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp6___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp6___bit 3
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp0___lsb 4
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp0___bit 4
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out1___lsb 5
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out1___bit 5
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out1_extra___lsb 6
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out1_extra___bit 6
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_out0___lsb 7
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_out0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_out0___bit 7
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr9___lsb 8
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr9___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr9___bit 8
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr9___lsb 9
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr9___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr9___bit 9
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp1___bit 10
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp7___lsb 11
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp7___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp7___bit 11
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp1___lsb 12
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp1___bit 12
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in1___lsb 13
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in1___bit 13
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in1_extra___lsb 14
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in1_extra___bit 14
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_in0___lsb 15
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_in0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_in0___bit 15
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr10___lsb 16
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr10___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr10___bit 16
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr10___lsb 17
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr10___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr10___bit 17
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp2___bit 18
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp4___lsb 19
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp4___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp4___bit 19
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp2___lsb 20
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp2___bit 20
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out0___lsb 21
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out0___bit 21
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out0_extra___lsb 22
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_out0_extra___bit 22
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_out1___lsb 23
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_out1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_out1___bit 23
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr11___lsb 24
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr11___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu0_intr11___bit 24
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr11___lsb 25
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr11___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___spu1_intr11___bit 25
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp3___bit 26
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp5___lsb 27
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp5___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___trigger_grp5___bit 27
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp3___lsb 28
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___timer_grp3___bit 28
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in0___lsb 29
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in0___bit 29
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in0_extra___lsb 30
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___fifo_in0_extra___bit 30
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_in1___lsb 31
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_in1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp2___dmc_in1___bit 31
#define reg_iop_sw_mpu_r_masked_intr_grp2_offset 140

/* Register rw_intr_grp3_mask, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr12___lsb 0
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr12___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr12___bit 0
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr12___lsb 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr12___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr12___bit 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp0___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp0___bit 2
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp7___lsb 3
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp7___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp7___bit 3
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp0___lsb 4
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp0___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp0___bit 4
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in1___lsb 5
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in1___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in1___bit 5
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in1_extra___lsb 6
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in1_extra___bit 6
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_out0___lsb 7
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_out0___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_out0___bit 7
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr13___lsb 8
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr13___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr13___bit 8
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr13___lsb 9
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr13___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr13___bit 9
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp1___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp1___bit 10
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp4___lsb 11
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp4___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp4___bit 11
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp1___lsb 12
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp1___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp1___bit 12
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out0___lsb 13
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out0___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out0___bit 13
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out0_extra___lsb 14
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out0_extra___bit 14
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_in0___lsb 15
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_in0___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_in0___bit 15
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr14___lsb 16
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr14___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr14___bit 16
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr14___lsb 17
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr14___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr14___bit 17
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp2___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp2___bit 18
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp5___lsb 19
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp5___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp5___bit 19
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp2___lsb 20
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp2___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp2___bit 20
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in0___lsb 21
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in0___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in0___bit 21
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in0_extra___lsb 22
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_in0_extra___bit 22
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_out1___lsb 23
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_out1___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_out1___bit 23
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr15___lsb 24
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr15___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu0_intr15___bit 24
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr15___lsb 25
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr15___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___spu1_intr15___bit 25
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp3___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp3___bit 26
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp6___lsb 27
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp6___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___trigger_grp6___bit 27
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp3___lsb 28
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp3___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___timer_grp3___bit 28
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out1___lsb 29
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out1___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out1___bit 29
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out1_extra___lsb 30
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___fifo_out1_extra___bit 30
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_in1___lsb 31
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_in1___width 1
#define reg_iop_sw_mpu_rw_intr_grp3_mask___dmc_in1___bit 31
#define reg_iop_sw_mpu_rw_intr_grp3_mask_offset 144

/* Register rw_ack_intr_grp3, scope iop_sw_mpu, type rw */
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr12___lsb 0
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr12___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr12___bit 0
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr12___lsb 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr12___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr12___bit 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr13___lsb 8
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr13___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr13___bit 8
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr13___lsb 9
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr13___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr13___bit 9
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr14___lsb 16
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr14___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr14___bit 16
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr14___lsb 17
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr14___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr14___bit 17
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr15___lsb 24
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr15___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu0_intr15___bit 24
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr15___lsb 25
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr15___width 1
#define reg_iop_sw_mpu_rw_ack_intr_grp3___spu1_intr15___bit 25
#define reg_iop_sw_mpu_rw_ack_intr_grp3_offset 148

/* Register r_intr_grp3, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr12___lsb 0
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr12___width 1
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr12___bit 0
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr12___lsb 1
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr12___width 1
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr12___bit 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp0___width 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp0___bit 2
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp7___lsb 3
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp7___width 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp7___bit 3
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp0___lsb 4
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp0___width 1
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp0___bit 4
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in1___lsb 5
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in1___width 1
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in1___bit 5
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in1_extra___lsb 6
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in1_extra___bit 6
#define reg_iop_sw_mpu_r_intr_grp3___dmc_out0___lsb 7
#define reg_iop_sw_mpu_r_intr_grp3___dmc_out0___width 1
#define reg_iop_sw_mpu_r_intr_grp3___dmc_out0___bit 7
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr13___lsb 8
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr13___width 1
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr13___bit 8
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr13___lsb 9
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr13___width 1
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr13___bit 9
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp1___width 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp1___bit 10
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp4___lsb 11
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp4___width 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp4___bit 11
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp1___lsb 12
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp1___width 1
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp1___bit 12
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out0___lsb 13
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out0___width 1
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out0___bit 13
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out0_extra___lsb 14
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out0_extra___bit 14
#define reg_iop_sw_mpu_r_intr_grp3___dmc_in0___lsb 15
#define reg_iop_sw_mpu_r_intr_grp3___dmc_in0___width 1
#define reg_iop_sw_mpu_r_intr_grp3___dmc_in0___bit 15
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr14___lsb 16
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr14___width 1
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr14___bit 16
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr14___lsb 17
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr14___width 1
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr14___bit 17
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp2___width 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp2___bit 18
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp5___lsb 19
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp5___width 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp5___bit 19
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp2___lsb 20
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp2___width 1
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp2___bit 20
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in0___lsb 21
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in0___width 1
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in0___bit 21
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in0_extra___lsb 22
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp3___fifo_in0_extra___bit 22
#define reg_iop_sw_mpu_r_intr_grp3___dmc_out1___lsb 23
#define reg_iop_sw_mpu_r_intr_grp3___dmc_out1___width 1
#define reg_iop_sw_mpu_r_intr_grp3___dmc_out1___bit 23
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr15___lsb 24
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr15___width 1
#define reg_iop_sw_mpu_r_intr_grp3___spu0_intr15___bit 24
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr15___lsb 25
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr15___width 1
#define reg_iop_sw_mpu_r_intr_grp3___spu1_intr15___bit 25
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp3___width 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp3___bit 26
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp6___lsb 27
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp6___width 1
#define reg_iop_sw_mpu_r_intr_grp3___trigger_grp6___bit 27
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp3___lsb 28
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp3___width 1
#define reg_iop_sw_mpu_r_intr_grp3___timer_grp3___bit 28
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out1___lsb 29
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out1___width 1
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out1___bit 29
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out1_extra___lsb 30
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_r_intr_grp3___fifo_out1_extra___bit 30
#define reg_iop_sw_mpu_r_intr_grp3___dmc_in1___lsb 31
#define reg_iop_sw_mpu_r_intr_grp3___dmc_in1___width 1
#define reg_iop_sw_mpu_r_intr_grp3___dmc_in1___bit 31
#define reg_iop_sw_mpu_r_intr_grp3_offset 152

/* Register r_masked_intr_grp3, scope iop_sw_mpu, type r */
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr12___lsb 0
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr12___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr12___bit 0
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr12___lsb 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr12___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr12___bit 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp0___lsb 2
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp0___bit 2
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp7___lsb 3
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp7___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp7___bit 3
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp0___lsb 4
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp0___bit 4
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in1___lsb 5
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in1___bit 5
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in1_extra___lsb 6
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in1_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in1_extra___bit 6
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_out0___lsb 7
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_out0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_out0___bit 7
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr13___lsb 8
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr13___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr13___bit 8
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr13___lsb 9
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr13___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr13___bit 9
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp1___lsb 10
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp1___bit 10
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp4___lsb 11
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp4___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp4___bit 11
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp1___lsb 12
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp1___bit 12
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out0___lsb 13
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out0___bit 13
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out0_extra___lsb 14
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out0_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out0_extra___bit 14
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_in0___lsb 15
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_in0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_in0___bit 15
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr14___lsb 16
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr14___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr14___bit 16
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr14___lsb 17
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr14___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr14___bit 17
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp2___lsb 18
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp2___bit 18
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp5___lsb 19
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp5___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp5___bit 19
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp2___lsb 20
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp2___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp2___bit 20
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in0___lsb 21
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in0___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in0___bit 21
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in0_extra___lsb 22
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in0_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_in0_extra___bit 22
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_out1___lsb 23
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_out1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_out1___bit 23
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr15___lsb 24
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr15___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu0_intr15___bit 24
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr15___lsb 25
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr15___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___spu1_intr15___bit 25
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp3___lsb 26
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp3___bit 26
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp6___lsb 27
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp6___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___trigger_grp6___bit 27
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp3___lsb 28
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp3___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___timer_grp3___bit 28
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out1___lsb 29
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out1___bit 29
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out1_extra___lsb 30
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out1_extra___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___fifo_out1_extra___bit 30
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_in1___lsb 31
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_in1___width 1
#define reg_iop_sw_mpu_r_masked_intr_grp3___dmc_in1___bit 31
#define reg_iop_sw_mpu_r_masked_intr_grp3_offset 156


/* Constants */
#define regk_iop_sw_mpu_copy                      0x00000000
#define regk_iop_sw_mpu_cpu                       0x00000000
#define regk_iop_sw_mpu_mpu                       0x00000001
#define regk_iop_sw_mpu_no                        0x00000000
#define regk_iop_sw_mpu_nop                       0x00000000
#define regk_iop_sw_mpu_rd                        0x00000002
#define regk_iop_sw_mpu_reg_copy                  0x00000001
#define regk_iop_sw_mpu_rw_bus0_clr_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_bus0_oe_clr_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_bus0_oe_set_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_bus0_set_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_bus1_clr_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_bus1_oe_clr_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_bus1_oe_set_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_bus1_set_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_gio_clr_mask_default   0x00000000
#define regk_iop_sw_mpu_rw_gio_oe_clr_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_gio_oe_set_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_gio_set_mask_default   0x00000000
#define regk_iop_sw_mpu_rw_intr_grp0_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_intr_grp1_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_intr_grp2_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_intr_grp3_mask_default  0x00000000
#define regk_iop_sw_mpu_rw_sw_cfg_owner_default   0x00000000
#define regk_iop_sw_mpu_set                       0x00000001
#define regk_iop_sw_mpu_spu0                      0x00000002
#define regk_iop_sw_mpu_spu1                      0x00000003
#define regk_iop_sw_mpu_wr                        0x00000003
#define regk_iop_sw_mpu_yes                       0x00000001
#endif /* __iop_sw_mpu_defs_asm_h */