Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 | /* * drivers/net/ibm_emac/ibm_emac_mal.h * * Memory Access Layer (MAL) support * * Copyright (c) 2004, 2005 Zultys Technologies. * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net> * * Based on original work by * Armin Kuster <akuster@mvista.com> * Copyright 2002 MontaVista Softare Inc. * * This program is free software; you can redistribute it and/or modify it * under the terms of the GNU General Public License as published by the * Free Software Foundation; either version 2 of the License, or (at your * option) any later version. * */ #ifndef __IBM_EMAC_MAL_H_ #define __IBM_EMAC_MAL_H_ #include <linux/init.h> #include <linux/list.h> #include <linux/netdevice.h> #include <asm/io.h> #include <asm/dcr.h> /* * These MAL "versions" probably aren't the real versions IBM uses for these * MAL cores, I assigned them just to make #ifdefs in this file nicer and * reflect the fact that 40x and 44x have slightly different MALs. --ebs */ #if defined(CONFIG_405GP) || defined(CONFIG_405GPR) || defined(CONFIG_405EP) || \ defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_NP405H) #define MAL_VERSION 1 #elif defined(CONFIG_440GP) || defined(CONFIG_440GX) || defined(CONFIG_440SP) || \ defined(CONFIG_440SPE) #define MAL_VERSION 2 #else #error "Unknown SoC, please check chip manual and choose MAL 'version'" #endif /* MALx DCR registers */ #define MAL_CFG 0x00 #define MAL_CFG_SR 0x80000000 #define MAL_CFG_PLBB 0x00004000 #define MAL_CFG_OPBBL 0x00000080 #define MAL_CFG_EOPIE 0x00000004 #define MAL_CFG_LEA 0x00000002 #define MAL_CFG_SD 0x00000001 #if MAL_VERSION == 1 #define MAL_CFG_PLBP_MASK 0x00c00000 #define MAL_CFG_PLBP_10 0x00800000 #define MAL_CFG_GA 0x00200000 #define MAL_CFG_OA 0x00100000 #define MAL_CFG_PLBLE 0x00080000 #define MAL_CFG_PLBT_MASK 0x00078000 #define MAL_CFG_DEFAULT (MAL_CFG_PLBP_10 | MAL_CFG_PLBT_MASK) #elif MAL_VERSION == 2 #define MAL_CFG_RPP_MASK 0x00c00000 #define MAL_CFG_RPP_10 0x00800000 #define MAL_CFG_RMBS_MASK 0x00300000 #define MAL_CFG_WPP_MASK 0x000c0000 #define MAL_CFG_WPP_10 0x00080000 #define MAL_CFG_WMBS_MASK 0x00030000 #define MAL_CFG_PLBLE 0x00008000 #define MAL_CFG_DEFAULT (MAL_CFG_RMBS_MASK | MAL_CFG_WMBS_MASK | \ MAL_CFG_RPP_10 | MAL_CFG_WPP_10) #else #error "Unknown MAL version" #endif #define MAL_ESR 0x01 #define MAL_ESR_EVB 0x80000000 #define MAL_ESR_CIDT 0x40000000 #define MAL_ESR_CID_MASK 0x3e000000 #define MAL_ESR_CID_SHIFT 25 #define MAL_ESR_DE 0x00100000 #define MAL_ESR_OTE 0x00040000 #define MAL_ESR_OSE 0x00020000 #define MAL_ESR_PEIN 0x00010000 #define MAL_ESR_DEI 0x00000010 #define MAL_ESR_OTEI 0x00000004 #define MAL_ESR_OSEI 0x00000002 #define MAL_ESR_PBEI 0x00000001 #if MAL_VERSION == 1 #define MAL_ESR_ONE 0x00080000 #define MAL_ESR_ONEI 0x00000008 #elif MAL_VERSION == 2 #define MAL_ESR_PTE 0x00800000 #define MAL_ESR_PRE 0x00400000 #define MAL_ESR_PWE 0x00200000 #define MAL_ESR_PTEI 0x00000080 #define MAL_ESR_PREI 0x00000040 #define MAL_ESR_PWEI 0x00000020 #else #error "Unknown MAL version" #endif #define MAL_IER 0x02 #define MAL_IER_DE 0x00000010 #define MAL_IER_OTE 0x00000004 #define MAL_IER_OE 0x00000002 #define MAL_IER_PE 0x00000001 #if MAL_VERSION == 1 #define MAL_IER_NWE 0x00000008 #define MAL_IER_SOC_EVENTS MAL_IER_NWE #elif MAL_VERSION == 2 #define MAL_IER_PT 0x00000080 #define MAL_IER_PRE 0x00000040 #define MAL_IER_PWE 0x00000020 #define MAL_IER_SOC_EVENTS (MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE) #else #error "Unknown MAL version" #endif #define MAL_IER_EVENTS (MAL_IER_SOC_EVENTS | MAL_IER_OTE | \ MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE) #define MAL_TXCASR 0x04 #define MAL_TXCARR 0x05 #define MAL_TXEOBISR 0x06 #define MAL_TXDEIR 0x07 #define MAL_RXCASR 0x10 #define MAL_RXCARR 0x11 #define MAL_RXEOBISR 0x12 #define MAL_RXDEIR 0x13 #define MAL_TXCTPR(n) ((n) + 0x20) #define MAL_RXCTPR(n) ((n) + 0x40) #define MAL_RCBS(n) ((n) + 0x60) /* In reality MAL can handle TX buffers up to 4095 bytes long, * but this isn't a good round number :) --ebs */ #define MAL_MAX_TX_SIZE 4080 #define MAL_MAX_RX_SIZE 4080 static inline int mal_rx_size(int len) { len = (len + 0xf) & ~0xf; return len > MAL_MAX_RX_SIZE ? MAL_MAX_RX_SIZE : len; } static inline int mal_tx_chunks(int len) { return (len + MAL_MAX_TX_SIZE - 1) / MAL_MAX_TX_SIZE; } #define MAL_CHAN_MASK(n) (0x80000000 >> (n)) /* MAL Buffer Descriptor structure */ struct mal_descriptor { u16 ctrl; /* MAL / Commac status control bits */ u16 data_len; /* Max length is 4K-1 (12 bits) */ u32 data_ptr; /* pointer to actual data buffer */ }; /* the following defines are for the MadMAL status and control registers. */ /* MADMAL transmit and receive status/control bits */ #define MAL_RX_CTRL_EMPTY 0x8000 #define MAL_RX_CTRL_WRAP 0x4000 #define MAL_RX_CTRL_CM 0x2000 #define MAL_RX_CTRL_LAST 0x1000 #define MAL_RX_CTRL_FIRST 0x0800 #define MAL_RX_CTRL_INTR 0x0400 #define MAL_RX_CTRL_SINGLE (MAL_RX_CTRL_LAST | MAL_RX_CTRL_FIRST) #define MAL_IS_SINGLE_RX(ctrl) (((ctrl) & MAL_RX_CTRL_SINGLE) == MAL_RX_CTRL_SINGLE) #define MAL_TX_CTRL_READY 0x8000 #define MAL_TX_CTRL_WRAP 0x4000 #define MAL_TX_CTRL_CM 0x2000 #define MAL_TX_CTRL_LAST 0x1000 #define MAL_TX_CTRL_INTR 0x0400 struct mal_commac_ops { void (*poll_tx) (void *dev); int (*poll_rx) (void *dev, int budget); int (*peek_rx) (void *dev); void (*rxde) (void *dev); }; struct mal_commac { struct mal_commac_ops *ops; void *dev; struct list_head poll_list; int rx_stopped; u32 tx_chan_mask; u32 rx_chan_mask; struct list_head list; }; struct ibm_ocp_mal { int dcrbase; dcr_host_t dcrhost; struct list_head poll_list; struct net_device poll_dev; struct list_head list; u32 tx_chan_mask; u32 rx_chan_mask; dma_addr_t bd_dma; struct mal_descriptor *bd_virt; struct ocp_def *def; }; static inline u32 get_mal_dcrn(struct ibm_ocp_mal *mal, int reg) { return dcr_read(mal->dcrhost, mal->dcrbase + reg); } static inline void set_mal_dcrn(struct ibm_ocp_mal *mal, int reg, u32 val) { dcr_write(mal->dcrhost, mal->dcrbase + reg, val); } /* Register MAL devices */ int mal_init(void) __init; void mal_exit(void) __exit; int mal_register_commac(struct ibm_ocp_mal *mal, struct mal_commac *commac) __init; void mal_unregister_commac(struct ibm_ocp_mal *mal, struct mal_commac *commac) __exit; int mal_set_rcbs(struct ibm_ocp_mal *mal, int channel, unsigned long size); /* Returns BD ring offset for a particular channel (in 'struct mal_descriptor' elements) */ int mal_tx_bd_offset(struct ibm_ocp_mal *mal, int channel); int mal_rx_bd_offset(struct ibm_ocp_mal *mal, int channel); void mal_enable_tx_channel(struct ibm_ocp_mal *mal, int channel); void mal_disable_tx_channel(struct ibm_ocp_mal *mal, int channel); void mal_enable_rx_channel(struct ibm_ocp_mal *mal, int channel); void mal_disable_rx_channel(struct ibm_ocp_mal *mal, int channel); /* Add/remove EMAC to/from MAL polling list */ void mal_poll_add(struct ibm_ocp_mal *mal, struct mal_commac *commac); void mal_poll_del(struct ibm_ocp_mal *mal, struct mal_commac *commac); /* Ethtool MAL registers */ struct ibm_mal_regs { u32 tx_count; u32 rx_count; u32 cfg; u32 esr; u32 ier; u32 tx_casr; u32 tx_carr; u32 tx_eobisr; u32 tx_deir; u32 rx_casr; u32 rx_carr; u32 rx_eobisr; u32 rx_deir; u32 tx_ctpr[32]; u32 rx_ctpr[32]; u32 rcbs[32]; }; int mal_get_regs_len(struct ibm_ocp_mal *mal); void *mal_dump_regs(struct ibm_ocp_mal *mal, void *buf); #endif /* __IBM_EMAC_MAL_H_ */ |