Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 | /* $Id: pa11.c,v 1.1 1999/03/17 01:05:41 pjlahaie Exp $ * * pa11.c: PA 1.1 specific mmu/cache code. * */ #include <linux/init.h> #include <linux/kernel.h> #include <linux/sched.h> #include <linux/mm.h> #include <asm/page.h> #include <asm/pgtable.h> #include <asm/system.h> #include <asm/sgialib.h> #include <asm/mmu_context.h> extern unsigned long mips_tlb_entries; /* page functions */ void pa11_clear_page(unsigned long page) { } static void pa11_copy_page(unsigned long to, unsigned long from) { } /* Cache operations. */ static inline void pa11_flush_cache_all(void) { } static void pa11_flush_cache_mm(struct mm_struct *mm) { } static void pa11_flush_cache_range(struct mm_struct *mm, unsigned long start, unsigned long end) { } static void pa11_flush_cache_page(struct vm_area_struct *vma, unsigned long page) { } static void pa11_flush_page_to_ram(unsigned long page) { } static void pa11_flush_cache_sigtramp(unsigned long page) { } /* TLB operations. */ static inline void pa11_flush_tlb_all(void) { unsigned long flags; int entry; save_and_cli(flags); /* Here we will need to flush all the TLBs */ restore_flags(flags); } static void pa11_flush_tlb_mm(struct mm_struct *mm) { /* This is what the MIPS does.. Is it the right thing for PA-RISC? */ if(mm == current->mm) pa11_flush_tlb_all(); } static void pa11_flush_tlb_range(struct mm_struct *mm, unsigned long start, unsigned long end) { if(mm == current->mm) pa11_flush_tlb_all(); } static void pa11_flush_tlb_page(struct vm_area_struct *vma, unsigned long page) { if(vma->vm_mm == current->mm) pa11_flush_tlb_all(); } static void pa11_load_pgd(unsigned long pg_dir) { unsigned long flags; /* We need to do the right thing here */ } /* * Initialize new page directory with pointers to invalid ptes */ static void pa11_pgd_init(unsigned long page) { unsigned long dummy1, dummy2; } static void pa11_update_mmu_cache(struct vm_area_struct * vma, unsigned long address, pte_t pte) { pa11_flush_tlb_page(vma, address); } static void pa11_show_regs(struct pt_regs * regs) { /* * Saved main processor registers */ printk("$0 : %08x %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n", 0, (unsigned long) regs->regs[1], (unsigned long) regs->regs[2], (unsigned long) regs->regs[3], (unsigned long) regs->regs[4], (unsigned long) regs->regs[5], (unsigned long) regs->regs[6], (unsigned long) regs->regs[7]); printk("$8 : %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n", (unsigned long) regs->regs[8], (unsigned long) regs->regs[9], (unsigned long) regs->regs[10], (unsigned long) regs->regs[11], (unsigned long) regs->regs[12], (unsigned long) regs->regs[13], (unsigned long) regs->regs[14], (unsigned long) regs->regs[15]); printk("$16: %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n", (unsigned long) regs->regs[16], (unsigned long) regs->regs[17], (unsigned long) regs->regs[18], (unsigned long) regs->regs[19], (unsigned long) regs->regs[20], (unsigned long) regs->regs[21], (unsigned long) regs->regs[22], (unsigned long) regs->regs[23]); printk("$24: %08lx %08lx %08lx %08lx %08lx %08lx\n", (unsigned long) regs->regs[24], (unsigned long) regs->regs[25], (unsigned long) regs->regs[28], (unsigned long) regs->regs[29], (unsigned long) regs->regs[30], (unsigned long) regs->regs[31]); /* * Saved cp0 registers */ printk("epc : %08lx\nStatus: %08x\nCause : %08x\n", (unsigned long) regs->cp0_epc, (unsigned int) regs->cp0_status, (unsigned int) regs->cp0_cause); } static int pa11_user_mode(struct pt_regs *regs) { /* Return user mode stuff?? */ } __initfunc(void ld_mmu_pa11(void)) { /* Taken directly from the MIPS arch.. Lots of bad things here */ clear_page = pa11_clear_page; copy_page = pa11_copy_page; flush_cache_all = pa11_flush_cache_all; flush_cache_mm = pa11_flush_cache_mm; flush_cache_range = pa11_flush_cache_range; flush_cache_page = pa11_flush_cache_page; flush_cache_sigtramp = pa11_flush_cache_sigtramp; flush_page_to_ram = pa11_flush_page_to_ram; flush_tlb_all = pa11_flush_tlb_all; flush_tlb_mm = pa11_flush_tlb_mm; flush_tlb_range = pa11_flush_tlb_range; flush_tlb_page = pa11_flush_tlb_page; pa11_asid_setup(); load_pgd = pa11_load_pgd; pgd_init = pa11_pgd_init; update_mmu_cache = pa11_update_mmu_cache; show_regs = pa11_show_regs; add_wired_entry = pa11_add_wired_entry; user_mode = pa11_user_mode; flush_tlb_all(); } |