Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 | /* * linux/arch/m68k/kernel/traps.c * * Copyright (C) 1993, 1994 by Hamish Macdonald * * 68040 fixes by Michael Rausch * 68040 fixes by Martin Apel * 68060 fixes by Roman Hodek * 68060 fixes by Jesper Skov * * This file is subject to the terms and conditions of the GNU General Public * License. See the file COPYING in the main directory of this archive * for more details. */ /* * Sets up all exception vectors */ #include <linux/config.h> #include <linux/sched.h> #include <linux/signal.h> #include <linux/kernel.h> #include <linux/mm.h> #include <linux/types.h> #include <linux/a.out.h> #include <linux/user.h> #include <linux/string.h> #include <linux/linkage.h> #include <linux/init.h> #include <asm/setup.h> #include <asm/fpu.h> #include <asm/system.h> #include <asm/uaccess.h> #include <asm/traps.h> #include <asm/pgtable.h> #include <asm/machdep.h> #include <asm/siginfo.h> #ifdef CONFIG_KGDB #include <asm/kgdb.h> #endif /* assembler routines */ asmlinkage void system_call(void); asmlinkage void buserr(void); asmlinkage void trap(void); asmlinkage void inthandler(void); asmlinkage void nmihandler(void); e_vector vectors[256] = { 0, 0, buserr, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, inthandler, inthandler, inthandler, inthandler, inthandler, inthandler, inthandler, inthandler, /* TRAP #0-15 */ system_call, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, trap, 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, }; /* nmi handler for the Amiga */ asm(".text\n" __ALIGN_STR "\n" SYMBOL_NAME_STR(nmihandler) ": rte"); __initfunc(void base_trap_init(void)) { /* setup the exception vector table */ __asm__ volatile ("movec %0,%%vbr" : : "r" ((void*)vectors)); if (CPU_IS_040) { /* set up FPSP entry points */ asmlinkage void dz_vec(void) asm ("dz"); asmlinkage void inex_vec(void) asm ("inex"); asmlinkage void ovfl_vec(void) asm ("ovfl"); asmlinkage void unfl_vec(void) asm ("unfl"); asmlinkage void snan_vec(void) asm ("snan"); asmlinkage void operr_vec(void) asm ("operr"); asmlinkage void bsun_vec(void) asm ("bsun"); asmlinkage void fline_vec(void) asm ("fline"); asmlinkage void unsupp_vec(void) asm ("unsupp"); vectors[VEC_FPDIVZ] = dz_vec; vectors[VEC_FPIR] = inex_vec; vectors[VEC_FPOVER] = ovfl_vec; vectors[VEC_FPUNDER] = unfl_vec; vectors[VEC_FPNAN] = snan_vec; vectors[VEC_FPOE] = operr_vec; vectors[VEC_FPBRUC] = bsun_vec; vectors[VEC_LINE11] = fline_vec; vectors[VEC_FPUNSUP] = unsupp_vec; } if (CPU_IS_060) { /* set up IFPSP entry points */ asmlinkage void snan_vec(void) asm ("_060_fpsp_snan"); asmlinkage void operr_vec(void) asm ("_060_fpsp_operr"); asmlinkage void ovfl_vec(void) asm ("_060_fpsp_ovfl"); asmlinkage void unfl_vec(void) asm ("_060_fpsp_unfl"); asmlinkage void dz_vec(void) asm ("_060_fpsp_dz"); asmlinkage void inex_vec(void) asm ("_060_fpsp_inex"); asmlinkage void fline_vec(void) asm ("_060_fpsp_fline"); asmlinkage void unsupp_vec(void) asm ("_060_fpsp_unsupp"); asmlinkage void effadd_vec(void) asm ("_060_fpsp_effadd"); asmlinkage void unimp_vec(void) asm ("_060_isp_unimp"); vectors[VEC_FPNAN] = snan_vec; vectors[VEC_FPOE] = operr_vec; vectors[VEC_FPOVER] = ovfl_vec; vectors[VEC_FPUNDER] = unfl_vec; vectors[VEC_FPDIVZ] = dz_vec; vectors[VEC_FPIR] = inex_vec; vectors[VEC_LINE11] = fline_vec; vectors[VEC_FPUNSUP] = unsupp_vec; vectors[VEC_UNIMPEA] = effadd_vec; /* set up ISP entry points */ vectors[VEC_UNIMPII] = unimp_vec; } } __initfunc(void trap_init (void)) { int i; for (i = 48; i < 64; i++) if (!vectors[i]) vectors[i] = trap; for (i = 64; i < 256; i++) vectors[i] = inthandler; /* if running on an amiga, make the NMI interrupt do nothing */ if (MACH_IS_AMIGA) { vectors[VEC_INT7] = nmihandler; } } void set_evector(int vecnum, void (*handler)(void)) { if (vecnum >= 0 && vecnum <= 256) vectors[vecnum] = handler; } static inline void console_verbose(void) { extern int console_loglevel; console_loglevel = 15; } static char *vec_names[] = { "RESET SP", "RESET PC", "BUS ERROR", "ADDRESS ERROR", "ILLEGAL INSTRUCTION", "ZERO DIVIDE", "CHK", "TRAPcc", "PRIVILEGE VIOLATION", "TRACE", "LINE 1010", "LINE 1111", "UNASSIGNED RESERVED 12", "COPROCESSOR PROTOCOL VIOLATION", "FORMAT ERROR", "UNINITIALIZED INTERRUPT", "UNASSIGNED RESERVED 16", "UNASSIGNED RESERVED 17", "UNASSIGNED RESERVED 18", "UNASSIGNED RESERVED 19", "UNASSIGNED RESERVED 20", "UNASSIGNED RESERVED 21", "UNASSIGNED RESERVED 22", "UNASSIGNED RESERVED 23", "SPURIOUS INTERRUPT", "LEVEL 1 INT", "LEVEL 2 INT", "LEVEL 3 INT", "LEVEL 4 INT", "LEVEL 5 INT", "LEVEL 6 INT", "LEVEL 7 INT", "SYSCALL", "TRAP #1", "TRAP #2", "TRAP #3", "TRAP #4", "TRAP #5", "TRAP #6", "TRAP #7", "TRAP #8", "TRAP #9", "TRAP #10", "TRAP #11", "TRAP #12", "TRAP #13", "TRAP #14", "TRAP #15", "FPCP BSUN", "FPCP INEXACT", "FPCP DIV BY 0", "FPCP UNDERFLOW", "FPCP OPERAND ERROR", "FPCP OVERFLOW", "FPCP SNAN", "FPCP UNSUPPORTED OPERATION", "MMU CONFIGURATION ERROR" }; static char *space_names[] = { "Space 0", "User Data", "User Program", "Space 3", "Space 4", "Super Data", "Super Program", "CPU" }; void die_if_kernel(char *,struct pt_regs *,int); asmlinkage int do_page_fault(struct pt_regs *regs, unsigned long address, unsigned long error_code); asmlinkage void trap_c(struct frame *fp); #if defined (CONFIG_M68060) static inline void access_error060 (struct frame *fp) { unsigned long fslw = fp->un.fmt4.pc; /* is really FSLW for access error */ #ifdef DEBUG printk("fslw=%#lx, fa=%#lx\n", fslw, fp->un.fmt4.effaddr); #endif if (fslw & MMU060_BPE) { /* branch prediction error -> clear branch cache */ __asm__ __volatile__ ("movec %/cacr,%/d0\n\t" "orl #0x00400000,%/d0\n\t" "movec %/d0,%/cacr" : : : "d0" ); /* return if there's no other error */ if ((!(fslw & MMU060_ERR_BITS)) && !(fslw & MMU060_SEE)) return; } if (fslw & (MMU060_DESC_ERR | MMU060_WP | MMU060_SP)) { unsigned long errorcode; unsigned long addr = fp->un.fmt4.effaddr; errorcode = ((fslw & MMU060_WP) ? 1 : 0) | ((fslw & MMU060_W) ? 2 : 0); #ifdef DEBUG printk("errorcode = %d\n", errorcode ); #endif if (fslw & MMU060_MA) addr = PAGE_ALIGN(addr); do_page_fault(&fp->ptregs, addr, errorcode); } else if (fslw & (MMU060_SEE)){ /* Software Emulation Error. Probably an instruction * using an unsupported addressing mode */ send_sig (SIGSEGV, current, 1); } else { printk("pc=%#lx, fa=%#lx\n", fp->ptregs.pc, fp->un.fmt4.effaddr); printk( "68060 access error, fslw=%lx\n", fslw ); trap_c( fp ); } } #endif /* CONFIG_M68060 */ #if defined (CONFIG_M68040) static inline unsigned long probe040 (int iswrite, int fc, unsigned long addr) { unsigned long mmusr; mm_segment_t fs = get_fs(); set_fs (MAKE_MM_SEG(fc)); if (iswrite) /* write */ asm volatile (".chip 68040\n\t" "ptestw (%1)\n\t" "movec %%mmusr,%0\n\t" ".chip 68k" : "=r" (mmusr) : "a" (addr)); else asm volatile (".chip 68040\n\t" "ptestr (%1)\n\t" "movec %%mmusr,%0\n\t" ".chip 68k" : "=r" (mmusr) : "a" (addr)); set_fs (fs); return mmusr; } static inline void do_040writeback (unsigned short ssw, unsigned short wbs, unsigned long wba, unsigned long wbd, struct frame *fp) { mm_segment_t fs = get_fs (); unsigned long mmusr; unsigned long errorcode; /* * No special handling for the second writeback anymore. * It misinterpreted the misaligned status sometimes. * This way an extra page-fault may be caused (Martin Apel). */ mmusr = probe040 (1, wbs & WBTM_040, wba); errorcode = (mmusr & MMU_R_040) ? 3 : 2; if (do_page_fault (&fp->ptregs, wba, errorcode)) /* just return if we can't perform the writeback */ return; set_fs (MAKE_MM_SEG(wbs & WBTM_040)); switch (wbs & WBSIZ_040) { case BA_SIZE_BYTE: put_user (wbd & 0xff, (char *)wba); break; case BA_SIZE_WORD: put_user (wbd & 0xffff, (short *)wba); break; case BA_SIZE_LONG: put_user (wbd, (int *)wba); break; } set_fs (fs); } static inline void access_error040 (struct frame *fp) { unsigned short ssw = fp->un.fmt7.ssw; unsigned long mmusr; #ifdef DEBUG printk("ssw=%#x, fa=%#lx\n", ssw, fp->un.fmt7.faddr); printk("wb1s=%#x, wb2s=%#x, wb3s=%#x\n", fp->un.fmt7.wb1s, fp->un.fmt7.wb2s, fp->un.fmt7.wb3s); printk ("wb2a=%lx, wb3a=%lx, wb2d=%lx, wb3d=%lx\n", fp->un.fmt7.wb2a, fp->un.fmt7.wb3a, fp->un.fmt7.wb2d, fp->un.fmt7.wb3d); #endif if (ssw & ATC_040) { unsigned long addr = fp->un.fmt7.faddr; unsigned long errorcode; /* * The MMU status has to be determined AFTER the address * has been corrected if there was a misaligned access (MA). */ if (ssw & MA_040) addr = PAGE_ALIGN (addr); /* MMU error, get the MMUSR info for this access */ mmusr = probe040 (!(ssw & RW_040), ssw & TM_040, addr); #ifdef DEBUG printk("mmusr = %lx\n", mmusr); #endif errorcode = ((mmusr & MMU_R_040) ? 1 : 0) | ((ssw & RW_040) ? 0 : 2); do_page_fault (&fp->ptregs, addr, errorcode); } else { printk ("68040 access error, ssw=%x\n", ssw); trap_c (fp); } #if 0 if (fp->un.fmt7.wb1s & WBV_040) printk("access_error040: cannot handle 1st writeback. oops.\n"); #endif /* * We may have to do a couple of writebacks here. * * MR: we can speed up the thing a little bit and let do_040writeback() * not produce another page fault as wb2 corresponds to the address that * caused the fault. on write faults no second fault is generated, but * on read faults for security reasons (although per definitionem impossible) */ if (fp->un.fmt7.wb2s & WBV_040 && (fp->un.fmt7.wb2s & WBTT_040) != BA_TT_MOVE16) do_040writeback (ssw, fp->un.fmt7.wb2s, fp->un.fmt7.wb2a, fp->un.fmt7.wb2d, fp); if (fp->un.fmt7.wb3s & WBV_040) do_040writeback (ssw, fp->un.fmt7.wb3s, fp->un.fmt7.wb3a, fp->un.fmt7.wb3d, fp); } #endif /* CONFIG_M68040 */ #if defined(CPU_M68020_OR_M68030) static inline void bus_error030 (struct frame *fp) { volatile unsigned short temp; unsigned short mmusr; unsigned long addr, errorcode; unsigned short ssw = fp->un.fmtb.ssw; int user_space_fault = 1; #if DEBUG unsigned long desc; #endif #if DEBUG printk ("pid = %x ", current->pid); printk ("SSW=%#06x ", ssw); if (ssw & (FC | FB)) printk ("Instruction fault at %#010lx\n", ssw & FC ? fp->ptregs.format == 0xa ? fp->ptregs.pc + 2 : fp->un.fmtb.baddr - 2 : fp->ptregs.format == 0xa ? fp->ptregs.pc + 4 : fp->un.fmtb.baddr); if (ssw & DF) printk ("Data %s fault at %#010lx in %s (pc=%#lx)\n", ssw & RW ? "read" : "write", fp->un.fmtb.daddr, space_names[ssw & DFC], fp->ptregs.pc); #endif if (fp->ptregs.sr & PS_S) { /* kernel fault must be a data fault to user space */ if (! ((ssw & DF) && ((ssw & DFC) == USER_DATA))) { /* instruction fault or kernel data fault! */ if (ssw & (FC | FB)) printk ("Instruction fault at %#010lx\n", fp->ptregs.pc); if (ssw & DF) { printk ("Data %s fault at %#010lx in %s (pc=%#lx)\n", ssw & RW ? "read" : "write", fp->un.fmtb.daddr, space_names[ssw & DFC], fp->ptregs.pc); } printk ("BAD KERNEL BUSERR\n"); die_if_kernel("Oops",&fp->ptregs,0); force_sig(SIGKILL, current); return; } } else { /* user fault */ if (!(ssw & (FC | FB)) && !(ssw & DF)) /* not an instruction fault or data fault! BAD */ panic ("USER BUSERR w/o instruction or data fault"); user_space_fault = 1; #if DEBUG printk("User space bus-error\n"); #endif } /* ++andreas: If a data fault and an instruction fault happen at the same time map in both pages. */ /* First handle the data fault, if any. */ if (ssw & DF) { addr = fp->un.fmtb.daddr; mmusr = MMU_I; if (user_space_fault) { #if DEBUG asm volatile ("ptestr #1,%2@,#7,%0\n\t" "pmove %/psr,%1@" : "=a&" (desc) : "a" (&temp), "a" (addr)); #else asm volatile ("ptestr #1,%1@,#7\n\t" "pmove %/psr,%0@" : : "a" (&temp), "a" (addr)); #endif mmusr = temp; } #if DEBUG printk ("mmusr is %#x for addr %#lx in task %p\n", mmusr, addr, current); printk ("descriptor address is %#lx, contents %#lx\n", mm_ptov(desc), *(unsigned long *)mm_ptov(desc)); #endif errorcode = (mmusr & MMU_I) ? 0 : 1; if (!(ssw & RW) || (ssw & RM)) errorcode |= 2; if (mmusr & (MMU_I | MMU_WP)) { /* Don't try to do anything further if an exception was handled. */ if (do_page_fault (&fp->ptregs, addr, errorcode) < 0) return; } else if (mmusr & (MMU_B|MMU_L|MMU_S)) { printk ("invalid %s access at %#lx from pc %#lx\n", !(ssw & RW) ? "write" : "read", addr, fp->ptregs.pc); die_if_kernel("Oops",&fp->ptregs,mmusr); force_sig(SIGSEGV, current); return; } else { #if 0 static volatile long tlong; #endif printk ("weird %s access at %#lx from pc %#lx (ssw is %#x)\n", !(ssw & RW) ? "write" : "read", addr, fp->ptregs.pc, ssw); asm volatile ("ptestr #1,%1@,#0\n\t" "pmove %/psr,%0@" : /* no outputs */ : "a" (&temp), "a" (addr)); mmusr = temp; printk ("level 0 mmusr is %#x\n", mmusr); #if 0 asm volatile ("pmove %/tt0,%0@" : /* no outputs */ : "a" (&tlong)); printk ("tt0 is %#lx, ", tlong); asm volatile ("pmove %/tt1,%0@" : /* no outputs */ : "a" (&tlong)); printk ("tt1 is %#lx\n", tlong); #endif #if DEBUG printk("Unknown SIGSEGV - 1\n"); #endif die_if_kernel("Oops",&fp->ptregs,mmusr); force_sig(SIGSEGV, current); return; } /* setup an ATC entry for the access about to be retried */ if (!(ssw & RW)) asm volatile ("ploadw %1,%0@" : /* no outputs */ : "a" (addr), "d" (ssw)); else asm volatile ("ploadr %1,%0@" : /* no outputs */ : "a" (addr), "d" (ssw)); #if 0 /* If this was a data fault due to an invalid page and a prefetch is pending on the same page, simulate it (but only if the page is now valid). Otherwise we'll get an weird insn access. */ if ((ssw & RB) && (mmusr & MMU_I)) { unsigned long iaddr; if ((fp->ptregs.format) == 0xB) iaddr = fp->un.fmtb.baddr; else iaddr = fp->ptregs.pc + 4; if (((addr ^ iaddr) & PAGE_MASK) == 0) { /* We only need to check the ATC as the entry has already been set up above. */ asm volatile ("ptestr #1,%1@,#0\n\t" "pmove %/psr,%0@" : : "a" (&temp), "a" (iaddr)); mmusr = temp; #ifdef DEBUG printk ("prefetch iaddr=%#lx ssw=%#x mmusr=%#x\n", iaddr, ssw, mmusr); #endif if (!(mmusr & MMU_I)) { unsigned short insn; asm volatile ("movesw %1@,%0" : "=r" (insn) : "a" (iaddr)); fp->un.fmtb.isb = insn; fp->un.fmtb.ssw &= ~RB; } } } #endif } /* Now handle the instruction fault. */ if (!(ssw & (FC|FB))) return; /* get the fault address */ if (fp->ptregs.format == 10) addr = fp->ptregs.pc + 4; else addr = fp->un.fmtb.baddr; if (ssw & FC) addr -= 2; if ((ssw & DF) && ((addr ^ fp->un.fmtb.daddr) & PAGE_MASK) == 0) /* Insn fault on same page as data fault. But we should still create the ATC entry. */ goto create_atc_entry; mmusr = MMU_I; if (user_space_fault) { #if DEBUG asm volatile ("ptestr #1,%2@,#7,%0\n\t" "pmove %/psr,%1@" : "=a&" (desc) : "a" (&temp), "a" (addr)); #else asm volatile ("ptestr #1,%1@,#7\n\t" "pmove %/psr,%0@" : : "a" (&temp), "a" (addr)); #endif mmusr = temp; } #ifdef DEBUG printk ("mmusr is %#x for addr %#lx in task %p\n", mmusr, addr, current); printk ("descriptor address is %#lx, contents %#lx\n", mm_ptov(desc), *(unsigned long *)mm_ptov(desc)); #endif if (mmusr & MMU_I) do_page_fault (&fp->ptregs, addr, 0); else if (mmusr & (MMU_B|MMU_L|MMU_S)) { printk ("invalid insn access at %#lx from pc %#lx\n", addr, fp->ptregs.pc); #if DEBUG printk("Unknown SIGSEGV - 2\n"); #endif die_if_kernel("Oops",&fp->ptregs,mmusr); force_sig(SIGSEGV, current); return; } else { #if 0 /* stale ATC entry?? Ignore it */ #ifdef DEBUG static volatile long tlong; #endif printk ("weird insn access at %#lx from pc %#lx (ssw is %#x)\n", addr, fp->ptregs.pc, ssw); asm volatile ("ptestr #1,%1@,#0\n\t" "pmove %/psr,%0@" : /* no outputs */ : "a" (&temp), "a" (addr)); mmusr = temp; printk ("level 0 mmusr is %#x\n", mmusr); #ifdef DEBUG if (m68k_cputype & CPU_68030) { asm volatile ("pmove %/tt0,%0@" : /* no outputs */ : "a" (&tlong)); printk ("tt0 is %#lx, ", tlong); asm volatile ("pmove %/tt1,%0@" : /* no outputs */ : "a" (&tlong)); printk ("tt1 is %#lx\n", tlong); } #endif #if DEBUG printk("Unknown SIGSEGV - 3\n"); #endif die_if_kernel("Oops",&fp->ptregs,mmusr); force_sig(SIGSEGV, current); return; #endif } create_atc_entry: /* setup an ATC entry for the access about to be retried */ asm volatile ("ploadr #2,%0@" : /* no outputs */ : "a" (addr)); } #endif /* CPU_M68020_OR_M68030 */ asmlinkage void buserr_c(struct frame *fp) { /* Only set esp0 if coming from user mode */ if (user_mode(&fp->ptregs)) current->tss.esp0 = (unsigned long) fp; #if DEBUG printk ("*** Bus Error *** Format is %x\n", fp->ptregs.format); #endif switch (fp->ptregs.format) { #if defined (CONFIG_M68060) case 4: /* 68060 access error */ access_error060 (fp); break; #endif #if defined (CONFIG_M68040) case 0x7: /* 68040 access error */ access_error040 (fp); break; #endif #if defined (CPU_M68020_OR_M68030) case 0xa: case 0xb: bus_error030 (fp); break; #endif default: die_if_kernel("bad frame format",&fp->ptregs,0); #if DEBUG printk("Unknown SIGSEGV - 4\n"); #endif force_sig(SIGSEGV, current); } } int kstack_depth_to_print = 48; /* MODULE_RANGE is a guess of how much space is likely to be vmalloced. */ #define MODULE_RANGE (8*1024*1024) static void dump_stack(struct frame *fp) { #ifdef CONFIG_KGDB /* This will never return to here, if kgdb has been initialized. And if * it returns from there, then to where the error happened... */ enter_kgdb( &fp->ptregs ); #else unsigned long *stack, *endstack, addr, module_start, module_end; extern char _start, _etext; int i; addr = (unsigned long)&fp->un; printk("Frame format=%X ", fp->ptregs.format); switch (fp->ptregs.format) { case 0x2: printk("instr addr=%08lx\n", fp->un.fmt2.iaddr); addr += sizeof(fp->un.fmt2); break; case 0x3: printk("eff addr=%08lx\n", fp->un.fmt3.effaddr); addr += sizeof(fp->un.fmt3); break; case 0x4: printk((CPU_IS_060 ? "fault addr=%08lx fslw=%08lx\n" : "eff addr=%08lx pc=%08lx\n"), fp->un.fmt4.effaddr, fp->un.fmt4.pc); addr += sizeof(fp->un.fmt4); break; case 0x7: printk("eff addr=%08lx ssw=%04x faddr=%08lx\n", fp->un.fmt7.effaddr, fp->un.fmt7.ssw, fp->un.fmt7.faddr); printk("wb 1 stat/addr/data: %04x %08lx %08lx\n", fp->un.fmt7.wb1s, fp->un.fmt7.wb1a, fp->un.fmt7.wb1dpd0); printk("wb 2 stat/addr/data: %04x %08lx %08lx\n", fp->un.fmt7.wb2s, fp->un.fmt7.wb2a, fp->un.fmt7.wb2d); printk("wb 3 stat/addr/data: %04x %08lx %08lx\n", fp->un.fmt7.wb3s, fp->un.fmt7.wb3a, fp->un.fmt7.wb3d); printk("push data: %08lx %08lx %08lx %08lx\n", fp->un.fmt7.wb1dpd0, fp->un.fmt7.pd1, fp->un.fmt7.pd2, fp->un.fmt7.pd3); addr += sizeof(fp->un.fmt7); break; case 0x9: printk("instr addr=%08lx\n", fp->un.fmt9.iaddr); addr += sizeof(fp->un.fmt9); break; case 0xa: printk("ssw=%04x isc=%04x isb=%04x daddr=%08lx dobuf=%08lx\n", fp->un.fmta.ssw, fp->un.fmta.isc, fp->un.fmta.isb, fp->un.fmta.daddr, fp->un.fmta.dobuf); addr += sizeof(fp->un.fmta); break; case 0xb: printk("ssw=%04x isc=%04x isb=%04x daddr=%08lx dobuf=%08lx\n", fp->un.fmtb.ssw, fp->un.fmtb.isc, fp->un.fmtb.isb, fp->un.fmtb.daddr, fp->un.fmtb.dobuf); printk("baddr=%08lx dibuf=%08lx ver=%x\n", fp->un.fmtb.baddr, fp->un.fmtb.dibuf, fp->un.fmtb.ver); addr += sizeof(fp->un.fmtb); break; default: printk("\n"); } stack = (unsigned long *)addr; endstack = (unsigned long *)PAGE_ALIGN(addr); printk("Stack from %08lx:", (unsigned long)stack); for (i = 0; i < kstack_depth_to_print; i++) { if (stack + 1 > endstack) break; if (i % 8 == 0) printk("\n "); printk(" %08lx", *stack++); } printk ("\nCall Trace:"); stack = (unsigned long *) addr; i = 0; module_start = VMALLOC_START; module_end = module_start + MODULE_RANGE; while (stack + 1 <= endstack) { addr = *stack++; /* * If the address is either in the text segment of the * kernel, or in the region which contains vmalloc'ed * memory, it *may* be the address of a calling * routine; if so, print it so that someone tracing * down the cause of the crash will be able to figure * out the call path that was taken. */ if (((addr >= (unsigned long) &_start) && (addr <= (unsigned long) &_etext)) || ((addr >= module_start) && (addr <= module_end))) { if (i % 4 == 0) printk("\n "); printk(" [<%08lx>]", addr); i++; } } printk("\nCode: "); for (i = 0; i < 10; i++) printk("%04x ", 0xffff & ((short *) fp->ptregs.pc)[i]); printk ("\n"); #endif } void bad_super_trap (struct frame *fp) { #ifdef CONFIG_KGDB /* Save the register dump if we'll enter kgdb anyways */ if (!kgdb_initialized) { #endif console_verbose(); if (fp->ptregs.vector < 4*sizeof(vec_names)/sizeof(vec_names[0])) printk ("*** %s *** FORMAT=%X\n", vec_names[(fp->ptregs.vector) >> 2], fp->ptregs.format); else printk ("*** Exception %d *** FORMAT=%X\n", (fp->ptregs.vector) >> 2, fp->ptregs.format); if (fp->ptregs.vector >> 2 == VEC_ADDRERR && CPU_IS_020_OR_030) { unsigned short ssw = fp->un.fmtb.ssw; printk ("SSW=%#06x ", ssw); if (ssw & RC) printk ("Pipe stage C instruction fault at %#010lx\n", (fp->ptregs.format) == 0xA ? fp->ptregs.pc + 2 : fp->un.fmtb.baddr - 2); if (ssw & RB) printk ("Pipe stage B instruction fault at %#010lx\n", (fp->ptregs.format) == 0xA ? fp->ptregs.pc + 4 : fp->un.fmtb.baddr); if (ssw & DF) printk ("Data %s fault at %#010lx in %s (pc=%#lx)\n", ssw & RW ? "read" : "write", fp->un.fmtb.daddr, space_names[ssw & DFC], fp->ptregs.pc); } printk ("Current process id is %d\n", current->pid); #ifdef CONFIG_KGDB } #endif die_if_kernel("BAD KERNEL TRAP", &fp->ptregs, 0); } asmlinkage void trap_c(struct frame *fp) { int sig; siginfo_t info; if (fp->ptregs.sr & PS_S) { if ((fp->ptregs.vector >> 2) == VEC_TRACE) { /* traced a trapping instruction */ current->flags |= PF_DTRACE; } else bad_super_trap(fp); return; } /* send the appropriate signal to the user program */ switch ((fp->ptregs.vector) >> 2) { case VEC_ADDRERR: info.si_code = BUS_ADRALN; sig = SIGBUS; break; case VEC_ILLEGAL: case VEC_LINE10: case VEC_LINE11: info.si_code = ILL_ILLOPC; sig = SIGILL; break; case VEC_PRIV: info.si_code = ILL_PRVOPC; sig = SIGILL; break; case VEC_COPROC: info.si_code = ILL_COPROC; sig = SIGILL; break; case VEC_TRAP1: case VEC_TRAP2: case VEC_TRAP3: case VEC_TRAP4: case VEC_TRAP5: case VEC_TRAP6: case VEC_TRAP7: case VEC_TRAP8: case VEC_TRAP9: case VEC_TRAP10: case VEC_TRAP11: case VEC_TRAP12: case VEC_TRAP13: case VEC_TRAP14: info.si_code = ILL_ILLTRP; sig = SIGILL; break; case VEC_FPBRUC: case VEC_FPOE: case VEC_FPNAN: info.si_code = FPE_FLTINV; sig = SIGFPE; break; case VEC_FPIR: info.si_code = FPE_FLTRES; sig = SIGFPE; break; case VEC_FPDIVZ: info.si_code = FPE_FLTDIV; sig = SIGFPE; break; case VEC_FPUNDER: info.si_code = FPE_FLTUND; sig = SIGFPE; break; case VEC_FPOVER: info.si_code = FPE_FLTOVF; sig = SIGFPE; break; case VEC_ZERODIV: info.si_code = FPE_INTDIV; sig = SIGFPE; break; case VEC_CHK: case VEC_TRAP: info.si_code = FPE_INTOVF; sig = SIGFPE; break; case VEC_TRACE: /* ptrace single step */ info.si_code = TRAP_TRACE; sig = SIGTRAP; break; case VEC_TRAP15: /* breakpoint */ info.si_code = TRAP_BRKPT; sig = SIGTRAP; break; default: info.si_code = ILL_ILLOPC; sig = SIGILL; break; } info.si_signo = sig; info.si_errno = 0; switch (fp->ptregs.format) { default: info.si_addr = (void *) fp->ptregs.pc; break; case 2: info.si_addr = (void *) fp->un.fmt2.iaddr; break; case 7: info.si_addr = (void *) fp->un.fmt7.effaddr; break; case 9: info.si_addr = (void *) fp->un.fmt9.iaddr; break; case 10: info.si_addr = (void *) fp->un.fmta.daddr; break; case 11: info.si_addr = (void *) fp->un.fmtb.daddr; break; } force_sig_info (sig, &info, current); } void die_if_kernel (char *str, struct pt_regs *fp, int nr) { if (!(fp->sr & PS_S)) return; #ifdef CONFIG_KGDB /* Save the register dump if we'll enter kgdb anyways */ if (!kgdb_initialized) { #endif console_verbose(); printk("%s: %08x\n",str,nr); printk("PC: [<%08lx>]\nSR: %04x SP: %p a2: %08lx\n", fp->pc, fp->sr, fp, fp->a2); printk("d0: %08lx d1: %08lx d2: %08lx d3: %08lx\n", fp->d0, fp->d1, fp->d2, fp->d3); printk("d4: %08lx d5: %08lx a0: %08lx a1: %08lx\n", fp->d4, fp->d5, fp->a0, fp->a1); printk("Process %s (pid: %d, stackpage=%08lx)\n", current->comm, current->pid, PAGE_SIZE+(unsigned long)current); #ifdef CONFIG_KGDB } #endif dump_stack((struct frame *)fp); do_exit(SIGSEGV); } /* * This function is called if an error occur while accessing * user-space from the fpsp040 code. */ asmlinkage void fpsp040_die(void) { do_exit(SIGSEGV); } |