Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 | /* * P5040DS Device Tree Source * * Copyright 2012 - 2015 Freescale Semiconductor Inc. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are met: * * Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * * Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * Neither the name of Freescale Semiconductor nor the * names of its contributors may be used to endorse or promote products * derived from this software without specific prior written permission. * * * ALTERNATIVELY, this software may be distributed under the terms of the * GNU General Public License ("GPL") as published by the Free Software * Foundation, either version 2 of that License or (at your option) any * later version. * * This software is provided by Freescale Semiconductor "as is" and any * express or implied warranties, including, but not limited to, the implied * warranties of merchantability and fitness for a particular purpose are * disclaimed. In no event shall Freescale Semiconductor be liable for any * direct, indirect, incidental, special, exemplary, or consequential damages * (including, but not limited to, procurement of substitute goods or services; * loss of use, data, or profits; or business interruption) however caused and * on any theory of liability, whether in contract, strict liability, or tort * (including negligence or otherwise) arising in any way out of the use of this * software, even if advised of the possibility of such damage. */ /include/ "p5040si-pre.dtsi" / { model = "fsl,P5040DS"; compatible = "fsl,P5040DS"; #address-cells = <2>; #size-cells = <2>; interrupt-parent = <&mpic>; aliases { phy_sgmii_slot2_1c = &phy_sgmii_slot2_1c; phy_sgmii_slot2_1d = &phy_sgmii_slot2_1d; phy_sgmii_slot2_1e = &phy_sgmii_slot2_1e; phy_sgmii_slot2_1f = &phy_sgmii_slot2_1f; phy_sgmii_slot3_1c = &phy_sgmii_slot3_1c; phy_sgmii_slot3_1d = &phy_sgmii_slot3_1d; phy_sgmii_slot3_1e = &phy_sgmii_slot3_1e; phy_sgmii_slot3_1f = &phy_sgmii_slot3_1f; phy_sgmii_slot5_1c = &phy_sgmii_slot5_1c; phy_sgmii_slot5_1d = &phy_sgmii_slot5_1d; phy_sgmii_slot5_1e = &phy_sgmii_slot5_1e; phy_sgmii_slot5_1f = &phy_sgmii_slot5_1f; phy_sgmii_slot6_1c = &phy_sgmii_slot6_1c; phy_sgmii_slot6_1d = &phy_sgmii_slot6_1d; phy_sgmii_slot6_1e = &phy_sgmii_slot6_1e; phy_sgmii_slot6_1f = &phy_sgmii_slot6_1f; hydra_rg = &hydra_rg; hydra_sg_slot2 = &hydra_sg_slot2; hydra_sg_slot3 = &hydra_sg_slot3; hydra_sg_slot5 = &hydra_sg_slot5; hydra_sg_slot6 = &hydra_sg_slot6; hydra_xg_slot1 = &hydra_xg_slot1; hydra_xg_slot2 = &hydra_xg_slot2; }; memory { device_type = "memory"; }; reserved-memory { #address-cells = <2>; #size-cells = <2>; ranges; bman_fbpr: bman-fbpr { size = <0 0x1000000>; alignment = <0 0x1000000>; }; qman_fqd: qman-fqd { size = <0 0x400000>; alignment = <0 0x400000>; }; qman_pfdr: qman-pfdr { size = <0 0x2000000>; alignment = <0 0x2000000>; }; }; dcsr: dcsr@f00000000 { ranges = <0x00000000 0xf 0x00000000 0x01008000>; }; bportals: bman-portals@ff4000000 { ranges = <0x0 0xf 0xf4000000 0x200000>; }; qportals: qman-portals@ff4200000 { ranges = <0x0 0xf 0xf4200000 0x200000>; }; soc: soc@ffe000000 { ranges = <0x00000000 0xf 0xfe000000 0x1000000>; reg = <0xf 0xfe000000 0 0x00001000>; spi@110000 { flash@0 { #address-cells = <1>; #size-cells = <1>; compatible = "spansion,s25sl12801", "jedec,spi-nor"; reg = <0>; spi-max-frequency = <40000000>; /* input clock */ partition@u-boot { label = "u-boot"; reg = <0x00000000 0x00100000>; }; partition@kernel { label = "kernel"; reg = <0x00100000 0x00500000>; }; partition@dtb { label = "dtb"; reg = <0x00600000 0x00100000>; }; partition@fs { label = "file system"; reg = <0x00700000 0x00900000>; }; }; }; i2c@118100 { eeprom@51 { compatible = "atmel,24c256"; reg = <0x51>; }; eeprom@52 { compatible = "atmel,24c256"; reg = <0x52>; }; }; i2c@119100 { rtc@68 { compatible = "dallas,ds3232"; reg = <0x68>; interrupts = <0x1 0x1 0 0>; }; ina220@40 { compatible = "ti,ina220"; reg = <0x40>; shunt-resistor = <1000>; }; ina220@41 { compatible = "ti,ina220"; reg = <0x41>; shunt-resistor = <1000>; }; ina220@44 { compatible = "ti,ina220"; reg = <0x44>; shunt-resistor = <1000>; }; ina220@45 { compatible = "ti,ina220"; reg = <0x45>; shunt-resistor = <1000>; }; adt7461@4c { compatible = "adi,adt7461"; reg = <0x4c>; }; }; fman@400000 { ethernet@e0000 { phy-connection-type = "sgmii"; }; ethernet@e2000 { phy-connection-type = "sgmii"; }; ethernet@e4000 { phy-connection-type = "sgmii"; }; ethernet@e6000 { phy-connection-type = "sgmii"; }; ethernet@e8000 { phy-handle = <&phy_rgmii_0>; phy-connection-type = "rgmii"; }; ethernet@f0000 { phy-handle = <&phy_xgmii_slot_2>; phy-connection-type = "xgmii"; }; }; fman@500000 { ethernet@e0000 { phy-connection-type = "sgmii"; }; ethernet@e2000 { phy-connection-type = "sgmii"; }; ethernet@e4000 { phy-connection-type = "sgmii"; }; ethernet@e6000 { phy-connection-type = "sgmii"; }; ethernet@e8000 { phy-handle = <&phy_rgmii_1>; phy-connection-type = "rgmii"; }; ethernet@f0000 { phy-handle = <&phy_xgmii_slot_1>; phy-connection-type = "xgmii"; }; }; }; lbc: localbus@ffe124000 { reg = <0xf 0xfe124000 0 0x1000>; ranges = <0 0 0xf 0xe8000000 0x08000000 2 0 0xf 0xffa00000 0x00040000 3 0 0xf 0xffdf0000 0x00008000>; flash@0,0 { compatible = "cfi-flash"; reg = <0 0 0x08000000>; bank-width = <2>; device-width = <2>; }; nand@2,0 { #address-cells = <1>; #size-cells = <1>; compatible = "fsl,elbc-fcm-nand"; reg = <0x2 0x0 0x40000>; partition@0 { label = "NAND U-Boot Image"; reg = <0x0 0x02000000>; }; partition@2000000 { label = "NAND Root File System"; reg = <0x02000000 0x10000000>; }; partition@12000000 { label = "NAND Compressed RFS Image"; reg = <0x12000000 0x08000000>; }; partition@1a000000 { label = "NAND Linux Kernel Image"; reg = <0x1a000000 0x04000000>; }; partition@1e000000 { label = "NAND DTB Image"; reg = <0x1e000000 0x01000000>; }; partition@1f000000 { label = "NAND Writable User area"; reg = <0x1f000000 0x01000000>; }; }; board-control@3,0 { #address-cells = <1>; #size-cells = <1>; compatible = "fsl,p5040ds-fpga", "fsl,fpga-ngpixis"; reg = <3 0 0x40>; ranges = <0 3 0 0x40>; mdio-mux-emi1 { #address-cells = <1>; #size-cells = <0>; compatible = "mdio-mux-mmioreg", "mdio-mux"; mdio-parent-bus = <&mdio0>; reg = <9 1>; mux-mask = <0x78>; hydra_rg:rgmii-mdio@8 { #address-cells = <1>; #size-cells = <0>; reg = <8>; status = "disabled"; phy_rgmii_0: ethernet-phy@0 { reg = <0x0>; }; phy_rgmii_1: ethernet-phy@1 { reg = <0x1>; }; }; hydra_sg_slot2: sgmii-mdio@28 { #address-cells = <1>; #size-cells = <0>; reg = <0x28>; status = "disabled"; phy_sgmii_slot2_1c: ethernet-phy@1c { reg = <0x1c>; }; phy_sgmii_slot2_1d: ethernet-phy@1d { reg = <0x1d>; }; phy_sgmii_slot2_1e: ethernet-phy@1e { reg = <0x1e>; }; phy_sgmii_slot2_1f: ethernet-phy@1f { reg = <0x1f>; }; }; hydra_sg_slot3: sgmii-mdio@68 { #address-cells = <1>; #size-cells = <0>; reg = <0x68>; status = "disabled"; phy_sgmii_slot3_1c: ethernet-phy@1c { reg = <0x1c>; }; phy_sgmii_slot3_1d: ethernet-phy@1d { reg = <0x1d>; }; phy_sgmii_slot3_1e: ethernet-phy@1e { reg = <0x1e>; }; phy_sgmii_slot3_1f: ethernet-phy@1f { reg = <0x1f>; }; }; hydra_sg_slot5: sgmii-mdio@38 { #address-cells = <1>; #size-cells = <0>; reg = <0x38>; status = "disabled"; phy_sgmii_slot5_1c: ethernet-phy@1c { reg = <0x1c>; }; phy_sgmii_slot5_1d: ethernet-phy@1d { reg = <0x1d>; }; phy_sgmii_slot5_1e: ethernet-phy@1e { reg = <0x1e>; }; phy_sgmii_slot5_1f: ethernet-phy@1f { reg = <0x1f>; }; }; hydra_sg_slot6: sgmii-mdio@48 { #address-cells = <1>; #size-cells = <0>; reg = <0x48>; status = "disabled"; phy_sgmii_slot6_1c: ethernet-phy@1c { reg = <0x1c>; }; phy_sgmii_slot6_1d: ethernet-phy@1d { reg = <0x1d>; }; phy_sgmii_slot6_1e: ethernet-phy@1e { reg = <0x1e>; }; phy_sgmii_slot6_1f: ethernet-phy@1f { reg = <0x1f>; }; }; }; mdio-mux-emi2 { #address-cells = <1>; #size-cells = <0>; compatible = "mdio-mux-mmioreg", "mdio-mux"; mdio-parent-bus = <&xmdio0>; reg = <9 1>; mux-mask = <0x06>; hydra_xg_slot1: hydra-xg-slot1@0 { #address-cells = <1>; #size-cells = <0>; reg = <0>; status = "disabled"; phy_xgmii_slot_1: ethernet-phy@0 { compatible = "ethernet-phy-ieee802.3-c45"; reg = <4>; }; }; hydra_xg_slot2: hydra-xg-slot2@2 { #address-cells = <1>; #size-cells = <0>; reg = <2>; phy_xgmii_slot_2: ethernet-phy@4 { compatible = "ethernet-phy-ieee802.3-c45"; reg = <0>; }; }; }; }; }; pci0: pcie@ffe200000 { reg = <0xf 0xfe200000 0 0x1000>; ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>; pcie@0 { ranges = <0x02000000 0 0xe0000000 0x02000000 0 0xe0000000 0 0x20000000 0x01000000 0 0x00000000 0x01000000 0 0x00000000 0 0x00010000>; }; }; pci1: pcie@ffe201000 { reg = <0xf 0xfe201000 0 0x1000>; ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>; pcie@0 { ranges = <0x02000000 0 0xe0000000 0x02000000 0 0xe0000000 0 0x20000000 0x01000000 0 0x00000000 0x01000000 0 0x00000000 0 0x00010000>; }; }; pci2: pcie@ffe202000 { reg = <0xf 0xfe202000 0 0x1000>; ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>; pcie@0 { ranges = <0x02000000 0 0xe0000000 0x02000000 0 0xe0000000 0 0x20000000 0x01000000 0 0x00000000 0x01000000 0 0x00000000 0 0x00010000>; }; }; }; /include/ "p5040si-post.dtsi" |