Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 | // SPDX-License-Identifier: ISC /* * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name> */ #include "mt76.h" #include "trace.h" static u32 mt76_mmio_rr(struct mt76_dev *dev, u32 offset) { u32 val; val = readl(dev->mmio.regs + offset); trace_reg_rr(dev, offset, val); return val; } static void mt76_mmio_wr(struct mt76_dev *dev, u32 offset, u32 val) { trace_reg_wr(dev, offset, val); writel(val, dev->mmio.regs + offset); } static u32 mt76_mmio_rmw(struct mt76_dev *dev, u32 offset, u32 mask, u32 val) { val |= mt76_mmio_rr(dev, offset) & ~mask; mt76_mmio_wr(dev, offset, val); return val; } static void mt76_mmio_write_copy(struct mt76_dev *dev, u32 offset, const void *data, int len) { __iowrite32_copy(dev->mmio.regs + offset, data, DIV_ROUND_UP(len, 4)); } static void mt76_mmio_read_copy(struct mt76_dev *dev, u32 offset, void *data, int len) { __ioread32_copy(data, dev->mmio.regs + offset, DIV_ROUND_UP(len, 4)); } static int mt76_mmio_wr_rp(struct mt76_dev *dev, u32 base, const struct mt76_reg_pair *data, int len) { while (len > 0) { mt76_mmio_wr(dev, data->reg, data->value); data++; len--; } return 0; } static int mt76_mmio_rd_rp(struct mt76_dev *dev, u32 base, struct mt76_reg_pair *data, int len) { while (len > 0) { data->value = mt76_mmio_rr(dev, data->reg); data++; len--; } return 0; } void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set) { unsigned long flags; spin_lock_irqsave(&dev->mmio.irq_lock, flags); dev->mmio.irqmask &= ~clear; dev->mmio.irqmask |= set; if (addr) { if (mtk_wed_device_active(&dev->mmio.wed)) mtk_wed_device_irq_set_mask(&dev->mmio.wed, dev->mmio.irqmask); else mt76_mmio_wr(dev, addr, dev->mmio.irqmask); } spin_unlock_irqrestore(&dev->mmio.irq_lock, flags); } EXPORT_SYMBOL_GPL(mt76_set_irq_mask); void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs) { static const struct mt76_bus_ops mt76_mmio_ops = { .rr = mt76_mmio_rr, .rmw = mt76_mmio_rmw, .wr = mt76_mmio_wr, .write_copy = mt76_mmio_write_copy, .read_copy = mt76_mmio_read_copy, .wr_rp = mt76_mmio_wr_rp, .rd_rp = mt76_mmio_rd_rp, .type = MT76_BUS_MMIO, }; dev->bus = &mt76_mmio_ops; dev->mmio.regs = regs; spin_lock_init(&dev->mmio.irq_lock); } EXPORT_SYMBOL_GPL(mt76_mmio_init); |