Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 | // SPDX-License-Identifier: GPL-2.0-only /* * TI Multiplexer Clock * * Copyright (C) 2013 Texas Instruments, Inc. * * Tero Kristo <t-kristo@ti.com> */ #include <linux/clk-provider.h> #include <linux/slab.h> #include <linux/err.h> #include <linux/of.h> #include <linux/of_address.h> #include <linux/clk/ti.h> #include "clock.h" #undef pr_fmt #define pr_fmt(fmt) "%s: " fmt, __func__ static u8 ti_clk_mux_get_parent(struct clk_hw *hw) { struct clk_omap_mux *mux = to_clk_omap_mux(hw); int num_parents = clk_hw_get_num_parents(hw); u32 val; /* * FIXME need a mux-specific flag to determine if val is bitwise or * numeric. e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges * from 0x1 to 0x7 (index starts at one) * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so * val = 0x4 really means "bit 2, index starts at bit 0" */ val = ti_clk_ll_ops->clk_readl(&mux->reg) >> mux->shift; val &= mux->mask; if (mux->table) { int i; for (i = 0; i < num_parents; i++) if (mux->table[i] == val) return i; return -EINVAL; } if (val && (mux->flags & CLK_MUX_INDEX_BIT)) val = ffs(val) - 1; if (val && (mux->flags & CLK_MUX_INDEX_ONE)) val--; if (val >= num_parents) return -EINVAL; return val; } static int ti_clk_mux_set_parent(struct clk_hw *hw, u8 index) { struct clk_omap_mux *mux = to_clk_omap_mux(hw); u32 val; if (mux->table) { index = mux->table[index]; } else { if (mux->flags & CLK_MUX_INDEX_BIT) index = (1 << ffs(index)); if (mux->flags & CLK_MUX_INDEX_ONE) index++; } if (mux->flags & CLK_MUX_HIWORD_MASK) { val = mux->mask << (mux->shift + 16); } else { val = ti_clk_ll_ops->clk_readl(&mux->reg); val &= ~(mux->mask << mux->shift); } val |= index << mux->shift; ti_clk_ll_ops->clk_writel(val, &mux->reg); ti_clk_latch(&mux->reg, mux->latch); return 0; } /** * clk_mux_save_context - Save the parent selcted in the mux * @hw: pointer struct clk_hw * * Save the parent mux value. */ static int clk_mux_save_context(struct clk_hw *hw) { struct clk_omap_mux *mux = to_clk_omap_mux(hw); mux->saved_parent = ti_clk_mux_get_parent(hw); return 0; } /** * clk_mux_restore_context - Restore the parent in the mux * @hw: pointer struct clk_hw * * Restore the saved parent mux value. */ static void clk_mux_restore_context(struct clk_hw *hw) { struct clk_omap_mux *mux = to_clk_omap_mux(hw); ti_clk_mux_set_parent(hw, mux->saved_parent); } const struct clk_ops ti_clk_mux_ops = { .get_parent = ti_clk_mux_get_parent, .set_parent = ti_clk_mux_set_parent, .determine_rate = __clk_mux_determine_rate, .save_context = clk_mux_save_context, .restore_context = clk_mux_restore_context, }; static struct clk *_register_mux(struct device_node *node, const char *name, const char * const *parent_names, u8 num_parents, unsigned long flags, struct clk_omap_reg *reg, u8 shift, u32 mask, s8 latch, u8 clk_mux_flags, u32 *table) { struct clk_omap_mux *mux; struct clk *clk; struct clk_init_data init; /* allocate the mux */ mux = kzalloc(sizeof(*mux), GFP_KERNEL); if (!mux) return ERR_PTR(-ENOMEM); init.name = name; init.ops = &ti_clk_mux_ops; init.flags = flags; init.parent_names = parent_names; init.num_parents = num_parents; /* struct clk_mux assignments */ memcpy(&mux->reg, reg, sizeof(*reg)); mux->shift = shift; mux->mask = mask; mux->latch = latch; mux->flags = clk_mux_flags; mux->table = table; mux->hw.init = &init; clk = of_ti_clk_register(node, &mux->hw, name); if (IS_ERR(clk)) kfree(mux); return clk; } /** * of_mux_clk_setup - Setup function for simple mux rate clock * @node: DT node for the clock * * Sets up a basic clock multiplexer. */ static void of_mux_clk_setup(struct device_node *node) { struct clk *clk; struct clk_omap_reg reg; unsigned int num_parents; const char **parent_names; const char *name; u8 clk_mux_flags = 0; u32 mask = 0; u32 shift = 0; s32 latch = -EINVAL; u32 flags = CLK_SET_RATE_NO_REPARENT; num_parents = of_clk_get_parent_count(node); if (num_parents < 2) { pr_err("mux-clock %pOFn must have parents\n", node); return; } parent_names = kzalloc((sizeof(char *) * num_parents), GFP_KERNEL); if (!parent_names) goto cleanup; of_clk_parent_fill(node, parent_names, num_parents); if (ti_clk_get_reg_addr(node, 0, ®)) goto cleanup; of_property_read_u32(node, "ti,bit-shift", &shift); of_property_read_u32(node, "ti,latch-bit", &latch); if (of_property_read_bool(node, "ti,index-starts-at-one")) clk_mux_flags |= CLK_MUX_INDEX_ONE; if (of_property_read_bool(node, "ti,set-rate-parent")) flags |= CLK_SET_RATE_PARENT; /* Generate bit-mask based on parent info */ mask = num_parents; if (!(clk_mux_flags & CLK_MUX_INDEX_ONE)) mask--; mask = (1 << fls(mask)) - 1; name = ti_dt_clk_name(node); clk = _register_mux(node, name, parent_names, num_parents, flags, ®, shift, mask, latch, clk_mux_flags, NULL); if (!IS_ERR(clk)) of_clk_add_provider(node, of_clk_src_simple_get, clk); cleanup: kfree(parent_names); } CLK_OF_DECLARE(mux_clk, "ti,mux-clock", of_mux_clk_setup); struct clk_hw *ti_clk_build_component_mux(struct ti_clk_mux *setup) { struct clk_omap_mux *mux; int num_parents; if (!setup) return NULL; mux = kzalloc(sizeof(*mux), GFP_KERNEL); if (!mux) return ERR_PTR(-ENOMEM); mux->shift = setup->bit_shift; mux->latch = -EINVAL; mux->reg.index = setup->module; mux->reg.offset = setup->reg; if (setup->flags & CLKF_INDEX_STARTS_AT_ONE) mux->flags |= CLK_MUX_INDEX_ONE; num_parents = setup->num_parents; mux->mask = num_parents - 1; mux->mask = (1 << fls(mux->mask)) - 1; return &mux->hw; } static void __init of_ti_composite_mux_clk_setup(struct device_node *node) { struct clk_omap_mux *mux; unsigned int num_parents; u32 val; mux = kzalloc(sizeof(*mux), GFP_KERNEL); if (!mux) return; if (ti_clk_get_reg_addr(node, 0, &mux->reg)) goto cleanup; if (!of_property_read_u32(node, "ti,bit-shift", &val)) mux->shift = val; if (of_property_read_bool(node, "ti,index-starts-at-one")) mux->flags |= CLK_MUX_INDEX_ONE; num_parents = of_clk_get_parent_count(node); if (num_parents < 2) { pr_err("%pOFn must have parents\n", node); goto cleanup; } mux->mask = num_parents - 1; mux->mask = (1 << fls(mux->mask)) - 1; if (!ti_clk_add_component(node, &mux->hw, CLK_COMPONENT_TYPE_MUX)) return; cleanup: kfree(mux); } CLK_OF_DECLARE(ti_composite_mux_clk_setup, "ti,composite-mux-clock", of_ti_composite_mux_clk_setup); |