Linux Audio
Check our new training course
Embedded Linux Audio
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
/* SPDX-License-Identifier: GPL-2.0 * * Copyright 2016-2020 HabanaLabs, Ltd. * All Rights Reserved. * */ #ifndef ASIC_REG_GAUDI_REGS_H_ #define ASIC_REG_GAUDI_REGS_H_ #include "gaudi_blocks.h" #include "psoc_global_conf_regs.h" #include "psoc_timestamp_regs.h" #include "cpu_if_regs.h" #include "mmu_up_regs.h" #include "stlb_regs.h" #include "dma0_qm_regs.h" #include "dma1_qm_regs.h" #include "dma2_qm_regs.h" #include "dma3_qm_regs.h" #include "dma4_qm_regs.h" #include "dma5_qm_regs.h" #include "dma6_qm_regs.h" #include "dma7_qm_regs.h" #include "dma0_core_regs.h" #include "dma1_core_regs.h" #include "dma2_core_regs.h" #include "dma3_core_regs.h" #include "dma4_core_regs.h" #include "dma5_core_regs.h" #include "dma6_core_regs.h" #include "dma7_core_regs.h" #include "mme0_ctrl_regs.h" #include "mme1_ctrl_regs.h" #include "mme2_ctrl_regs.h" #include "mme3_ctrl_regs.h" #include "mme0_qm_regs.h" #include "mme2_qm_regs.h" #include "tpc0_cfg_regs.h" #include "tpc1_cfg_regs.h" #include "tpc2_cfg_regs.h" #include "tpc3_cfg_regs.h" #include "tpc4_cfg_regs.h" #include "tpc5_cfg_regs.h" #include "tpc6_cfg_regs.h" #include "tpc7_cfg_regs.h" #include "tpc0_qm_regs.h" #include "tpc1_qm_regs.h" #include "tpc2_qm_regs.h" #include "tpc3_qm_regs.h" #include "tpc4_qm_regs.h" #include "tpc5_qm_regs.h" #include "tpc6_qm_regs.h" #include "tpc7_qm_regs.h" #include "dma_if_e_n_down_ch0_regs.h" #include "dma_if_e_n_down_ch1_regs.h" #include "dma_if_e_s_down_ch0_regs.h" #include "dma_if_e_s_down_ch1_regs.h" #include "dma_if_w_n_down_ch0_regs.h" #include "dma_if_w_n_down_ch1_regs.h" #include "dma_if_w_s_down_ch0_regs.h" #include "dma_if_w_s_down_ch1_regs.h" #include "dma_if_e_n_regs.h" #include "dma_if_e_s_regs.h" #include "dma_if_w_n_regs.h" #include "dma_if_w_s_regs.h" #include "nif_rtr_ctrl_0_regs.h" #include "nif_rtr_ctrl_1_regs.h" #include "nif_rtr_ctrl_2_regs.h" #include "nif_rtr_ctrl_3_regs.h" #include "nif_rtr_ctrl_4_regs.h" #include "nif_rtr_ctrl_5_regs.h" #include "nif_rtr_ctrl_6_regs.h" #include "nif_rtr_ctrl_7_regs.h" #include "sif_rtr_ctrl_0_regs.h" #include "sif_rtr_ctrl_1_regs.h" #include "sif_rtr_ctrl_2_regs.h" #include "sif_rtr_ctrl_3_regs.h" #include "sif_rtr_ctrl_4_regs.h" #include "sif_rtr_ctrl_5_regs.h" #include "sif_rtr_ctrl_6_regs.h" #include "sif_rtr_ctrl_7_regs.h" #include "psoc_etr_regs.h" #include "psoc_cpu_pll_regs.h" #include "dma0_qm_masks.h" #include "mme0_qm_masks.h" #include "tpc0_qm_masks.h" #include "dma0_core_masks.h" #include "tpc0_cfg_masks.h" #include "psoc_global_conf_masks.h" #include "nic0_qm0_regs.h" #include "nic1_qm0_regs.h" #include "nic2_qm0_regs.h" #include "nic3_qm0_regs.h" #include "nic4_qm0_regs.h" #include "nic0_qm1_regs.h" #include "nic1_qm1_regs.h" #include "nic2_qm1_regs.h" #include "nic3_qm1_regs.h" #include "nic4_qm1_regs.h" #include "nic0_qm0_masks.h" #define GAUDI_ECC_MEM_SEL_OFFSET 0xF18 #define GAUDI_ECC_ADDRESS_OFFSET 0xF1C #define GAUDI_ECC_SYNDROME_OFFSET 0xF20 #define GAUDI_ECC_MEM_INFO_CLR_OFFSET 0xF28 #define GAUDI_ECC_MEM_INFO_CLR_SERR_MASK BIT(8) #define GAUDI_ECC_MEM_INFO_CLR_DERR_MASK BIT(9) #define GAUDI_ECC_SERR0_OFFSET 0xF30 #define GAUDI_ECC_DERR0_OFFSET 0xF40 #define mmSYNC_MNGR_W_S_SYNC_MNGR_OBJS_SOB_OBJ_0 0x492000 #define mmSYNC_MNGR_W_S_SYNC_MNGR_OBJS_MON_PAY_ADDRL_0 0x494000 #define mmSYNC_MNGR_W_S_SYNC_MNGR_OBJS_MON_PAY_ADDRH_0 0x494800 #define mmSYNC_MNGR_W_S_SYNC_MNGR_OBJS_MON_PAY_DATA_0 0x495000 #define mmSYNC_MNGR_W_S_SYNC_MNGR_OBJS_MON_ARM_0 0x495800 #define mmSYNC_MNGR_W_S_SYNC_MNGR_OBJS_MON_STATUS_0 0x496000 #define mmSYNC_MNGR_E_S_SYNC_MNGR_OBJS_SOB_OBJ_0 0x4B2000 #define mmSYNC_MNGR_E_S_SYNC_MNGR_OBJS_MON_STATUS_0 0x4B6000 #define mmSYNC_MNGR_W_N_SYNC_MNGR_OBJS_SOB_OBJ_0 0x4D2000 #define mmSYNC_MNGR_W_N_SYNC_MNGR_OBJS_MON_STATUS_0 0x4D6000 #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_SOB_OBJ_0 0x4F2000 #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_SOB_OBJ_1 0x4F2004 #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_SOB_OBJ_2047 0x4F3FFC #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_MON_PAY_ADDRL_0 0x4F4000 #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_MON_PAY_ADDRH_0 0x4F4800 #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_MON_PAY_DATA_0 0x4F5000 #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_MON_ARM_0 0x4F5800 #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_MON_STATUS_0 0x4F6000 #define mmSYNC_MNGR_E_N_SYNC_MNGR_OBJS_MON_STATUS_511 0x4F67FC #define mmSIF_RTR_0_LBW_RANGE_PROT_HIT_AW 0x300400 #define mmSIF_RTR_1_LBW_RANGE_PROT_HIT_AW 0x310400 #define mmSIF_RTR_2_LBW_RANGE_PROT_HIT_AW 0x320400 #define mmSIF_RTR_3_LBW_RANGE_PROT_HIT_AW 0x330400 #define mmSIF_RTR_4_LBW_RANGE_PROT_HIT_AW 0x340400 #define mmSIF_RTR_5_LBW_RANGE_PROT_HIT_AW 0x350400 #define mmSIF_RTR_6_LBW_RANGE_PROT_HIT_AW 0x360400 #define mmSIF_RTR_7_LBW_RANGE_PROT_HIT_AW 0x370400 #define mmSIF_RTR_0_LBW_RANGE_PROT_HIT_AR 0x300490 #define mmSIF_RTR_1_LBW_RANGE_PROT_HIT_AR 0x310490 #define mmSIF_RTR_2_LBW_RANGE_PROT_HIT_AR 0x320490 #define mmSIF_RTR_3_LBW_RANGE_PROT_HIT_AR 0x330490 #define mmSIF_RTR_4_LBW_RANGE_PROT_HIT_AR 0x340490 #define mmSIF_RTR_5_LBW_RANGE_PROT_HIT_AR 0x350490 #define mmSIF_RTR_6_LBW_RANGE_PROT_HIT_AR 0x360490 #define mmSIF_RTR_7_LBW_RANGE_PROT_HIT_AR 0x370490 #define mmSIF_RTR_0_LBW_RANGE_PROT_MIN_AW_0 0x300410 #define mmSIF_RTR_1_LBW_RANGE_PROT_MIN_AW_0 0x310410 #define mmSIF_RTR_2_LBW_RANGE_PROT_MIN_AW_0 0x320410 #define mmSIF_RTR_3_LBW_RANGE_PROT_MIN_AW_0 0x330410 #define mmSIF_RTR_4_LBW_RANGE_PROT_MIN_AW_0 0x340410 #define mmSIF_RTR_5_LBW_RANGE_PROT_MIN_AW_0 0x350410 #define mmSIF_RTR_6_LBW_RANGE_PROT_MIN_AW_0 0x360410 #define mmSIF_RTR_7_LBW_RANGE_PROT_MIN_AW_0 0x370410 #define mmSIF_RTR_0_LBW_RANGE_PROT_MAX_AW_0 0x300450 #define mmSIF_RTR_1_LBW_RANGE_PROT_MAX_AW_0 0x310450 #define mmSIF_RTR_2_LBW_RANGE_PROT_MAX_AW_0 0x320450 #define mmSIF_RTR_3_LBW_RANGE_PROT_MAX_AW_0 0x330450 #define mmSIF_RTR_4_LBW_RANGE_PROT_MAX_AW_0 0x340450 #define mmSIF_RTR_5_LBW_RANGE_PROT_MAX_AW_0 0x350450 #define mmSIF_RTR_6_LBW_RANGE_PROT_MAX_AW_0 0x360450 #define mmSIF_RTR_7_LBW_RANGE_PROT_MAX_AW_0 0x370450 #define mmSIF_RTR_0_LBW_RANGE_PROT_MIN_AR_0 0x3004A0 #define mmSIF_RTR_1_LBW_RANGE_PROT_MIN_AR_0 0x3104A0 #define mmSIF_RTR_2_LBW_RANGE_PROT_MIN_AR_0 0x3204A0 #define mmSIF_RTR_3_LBW_RANGE_PROT_MIN_AR_0 0x3304A0 #define mmSIF_RTR_4_LBW_RANGE_PROT_MIN_AR_0 0x3404A0 #define mmSIF_RTR_5_LBW_RANGE_PROT_MIN_AR_0 0x3504A0 #define mmSIF_RTR_6_LBW_RANGE_PROT_MIN_AR_0 0x3604A0 #define mmSIF_RTR_7_LBW_RANGE_PROT_MIN_AR_0 0x3704A0 #define mmSIF_RTR_0_LBW_RANGE_PROT_MAX_AR_0 0x3004E0 #define mmSIF_RTR_1_LBW_RANGE_PROT_MAX_AR_0 0x3104E0 #define mmSIF_RTR_2_LBW_RANGE_PROT_MAX_AR_0 0x3204E0 #define mmSIF_RTR_3_LBW_RANGE_PROT_MAX_AR_0 0x3304E0 #define mmSIF_RTR_4_LBW_RANGE_PROT_MAX_AR_0 0x3404E0 #define mmSIF_RTR_5_LBW_RANGE_PROT_MAX_AR_0 0x3504E0 #define mmSIF_RTR_6_LBW_RANGE_PROT_MAX_AR_0 0x3604E0 #define mmSIF_RTR_7_LBW_RANGE_PROT_MAX_AR_0 0x3704E0 #define mmNIF_RTR_0_LBW_RANGE_PROT_HIT_AW 0x380400 #define mmNIF_RTR_1_LBW_RANGE_PROT_HIT_AW 0x390400 #define mmNIF_RTR_2_LBW_RANGE_PROT_HIT_AW 0x3A0400 #define mmNIF_RTR_3_LBW_RANGE_PROT_HIT_AW 0x3B0400 #define mmNIF_RTR_4_LBW_RANGE_PROT_HIT_AW 0x3C0400 #define mmNIF_RTR_5_LBW_RANGE_PROT_HIT_AW 0x3D0400 #define mmNIF_RTR_6_LBW_RANGE_PROT_HIT_AW 0x3E0400 #define mmNIF_RTR_7_LBW_RANGE_PROT_HIT_AW 0x3F0400 #define mmNIF_RTR_0_LBW_RANGE_PROT_HIT_AR 0x380490 #define mmNIF_RTR_1_LBW_RANGE_PROT_HIT_AR 0x390490 #define mmNIF_RTR_2_LBW_RANGE_PROT_HIT_AR 0x3A0490 #define mmNIF_RTR_3_LBW_RANGE_PROT_HIT_AR 0x3B0490 #define mmNIF_RTR_4_LBW_RANGE_PROT_HIT_AR 0x3C0490 #define mmNIF_RTR_5_LBW_RANGE_PROT_HIT_AR 0x3D0490 #define mmNIF_RTR_6_LBW_RANGE_PROT_HIT_AR 0x3E0490 #define mmNIF_RTR_7_LBW_RANGE_PROT_HIT_AR 0x3F0490 #define mmNIF_RTR_0_LBW_RANGE_PROT_MIN_AW_0 0x380410 #define mmNIF_RTR_1_LBW_RANGE_PROT_MIN_AW_0 0x390410 #define mmNIF_RTR_2_LBW_RANGE_PROT_MIN_AW_0 0x3A0410 #define mmNIF_RTR_3_LBW_RANGE_PROT_MIN_AW_0 0x3B0410 #define mmNIF_RTR_4_LBW_RANGE_PROT_MIN_AW_0 0x3C0410 #define mmNIF_RTR_5_LBW_RANGE_PROT_MIN_AW_0 0x3D0410 #define mmNIF_RTR_6_LBW_RANGE_PROT_MIN_AW_0 0x3E0410 #define mmNIF_RTR_7_LBW_RANGE_PROT_MIN_AW_0 0x3F0410 #define mmNIF_RTR_0_LBW_RANGE_PROT_MAX_AW_0 0x380450 #define mmNIF_RTR_1_LBW_RANGE_PROT_MAX_AW_0 0x390450 #define mmNIF_RTR_2_LBW_RANGE_PROT_MAX_AW_0 0x3A0450 #define mmNIF_RTR_3_LBW_RANGE_PROT_MAX_AW_0 0x3B0450 #define mmNIF_RTR_4_LBW_RANGE_PROT_MAX_AW_0 0x3C0450 #define mmNIF_RTR_5_LBW_RANGE_PROT_MAX_AW_0 0x3D0450 #define mmNIF_RTR_6_LBW_RANGE_PROT_MAX_AW_0 0x3E0450 #define mmNIF_RTR_7_LBW_RANGE_PROT_MAX_AW_0 0x3F0450 #define mmNIF_RTR_0_LBW_RANGE_PROT_MIN_AR_0 0x3804A0 #define mmNIF_RTR_1_LBW_RANGE_PROT_MIN_AR_0 0x3904A0 #define mmNIF_RTR_2_LBW_RANGE_PROT_MIN_AR_0 0x3A04A0 #define mmNIF_RTR_3_LBW_RANGE_PROT_MIN_AR_0 0x3B04A0 #define mmNIF_RTR_4_LBW_RANGE_PROT_MIN_AR_0 0x3C04A0 #define mmNIF_RTR_5_LBW_RANGE_PROT_MIN_AR_0 0x3D04A0 #define mmNIF_RTR_6_LBW_RANGE_PROT_MIN_AR_0 0x3E04A0 #define mmNIF_RTR_7_LBW_RANGE_PROT_MIN_AR_0 0x3F04A0 #define mmNIF_RTR_0_LBW_RANGE_PROT_MAX_AR_0 0x3804E0 #define mmNIF_RTR_1_LBW_RANGE_PROT_MAX_AR_0 0x3904E0 #define mmNIF_RTR_2_LBW_RANGE_PROT_MAX_AR_0 0x3A04E0 #define mmNIF_RTR_3_LBW_RANGE_PROT_MAX_AR_0 0x3B04E0 #define mmNIF_RTR_4_LBW_RANGE_PROT_MAX_AR_0 0x3C04E0 #define mmNIF_RTR_5_LBW_RANGE_PROT_MAX_AR_0 0x3D04E0 #define mmNIF_RTR_6_LBW_RANGE_PROT_MAX_AR_0 0x3E04E0 #define mmNIF_RTR_7_LBW_RANGE_PROT_MAX_AR_0 0x3F04E0 #define mmDMA_IF_W_S_DOWN_RSP_MID_WGHT_0 0x489030 #define mmDMA_IF_W_S_DOWN_RSP_MID_WGHT_1 0x489034 #define mmDMA_IF_E_S_DOWN_RSP_MID_WGHT_0 0x4A9030 #define mmDMA_IF_E_S_DOWN_RSP_MID_WGHT_1 0x4A9034 #define mmDMA_IF_W_N_DOWN_RSP_MID_WGHT_0 0x4C9030 #define mmDMA_IF_W_N_DOWN_RSP_MID_WGHT_1 0x4C9034 #define mmDMA_IF_E_N_DOWN_RSP_MID_WGHT_0 0x4E9030 #define mmDMA_IF_E_N_DOWN_RSP_MID_WGHT_1 0x4E9034 #define mmMME1_QM_GLBL_CFG0 0xE8000 #define mmMME1_QM_GLBL_STS0 0xE8038 #define mmMME0_SBAB_SB_STALL 0x4002C #define mmMME0_SBAB_ARUSER0 0x40034 #define mmMME0_SBAB_ARUSER1 0x40038 #define mmMME0_SBAB_PROT 0x40050 #define mmMME1_SBAB_SB_STALL 0xC002C #define mmMME1_SBAB_ARUSER0 0xC0034 #define mmMME1_SBAB_ARUSER1 0xC0038 #define mmMME1_SBAB_PROT 0xC0050 #define mmMME2_SBAB_SB_STALL 0x14002C #define mmMME2_SBAB_ARUSER0 0x140034 #define mmMME2_SBAB_ARUSER1 0x140038 #define mmMME2_SBAB_PROT 0x140050 #define mmMME3_SBAB_SB_STALL 0x1C002C #define mmMME3_SBAB_ARUSER0 0x1C0034 #define mmMME3_SBAB_ARUSER1 0x1C0038 #define mmMME3_SBAB_PROT 0x1C0050 #define mmMME0_ACC_ACC_STALL 0x20028 #define mmMME0_ACC_WBC 0x20038 #define mmMME0_ACC_PROT 0x20050 #define mmMME1_ACC_ACC_STALL 0xA0028 #define mmMME1_ACC_WBC 0xA0038 #define mmMME1_ACC_PROT 0xA0050 #define mmMME2_ACC_ACC_STALL 0x120028 #define mmMME2_ACC_WBC 0x120038 #define mmMME2_ACC_PROT 0x120050 #define mmMME3_ACC_ACC_STALL 0x1A0028 #define mmMME3_ACC_WBC 0x1A0038 #define mmMME3_ACC_PROT 0x1A0050 #define mmGIC_DISTRIBUTOR__5_GICD_SETSPI_NSR 0x800040 #define mmPSOC_EFUSE_READ 0xC4A000 #define mmPSOC_EFUSE_DATA_0 0xC4A080 #define mmPCIE_WRAP_MAX_OUTSTAND 0xC01B20 #define mmPCIE_WRAP_LBW_PROT_OVR 0xC01B48 #define mmPCIE_WRAP_HBW_DRAIN_CFG 0xC01D54 #define mmPCIE_WRAP_LBW_DRAIN_CFG 0xC01D5C #define mmPCIE_MSI_INTR_0 0xC13000 #define mmPCIE_DBI_DEVICE_ID_VENDOR_ID_REG 0xC02000 #define mmPCIE_AUX_FLR_CTRL 0xC07394 #define mmPCIE_AUX_DBI 0xC07490 #define mmPCIE_CORE_MSI_REQ 0xC04100 #define mmPSOC_PCI_PLL_NR 0xC72100 #define mmSRAM_W_PLL_NR 0x4C8100 #define mmPSOC_HBM_PLL_NR 0xC74100 #define mmNIC0_PLL_NR 0xCF9100 #define mmDMA_W_PLL_NR 0x487100 #define mmMESH_W_PLL_NR 0x4C7100 #define mmPSOC_MME_PLL_NR 0xC71100 #define mmPSOC_TPC_PLL_NR 0xC73100 #define mmIF_W_PLL_NR 0x488100 #define mmPCIE_WRAP_RR_ELBI_RD_SEC_REG_CTRL 0xC01208 #endif /* ASIC_REG_GAUDI_REGS_H_ */