Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 | // SPDX-License-Identifier: GPL-2.0 /* Copyright 2016-2018 NXP Semiconductors * Copyright 2019 Vladimir Oltean <olteanv@gmail.com> */ /dts-v1/; #include "ls1021a.dtsi" / { model = "NXP LS1021A-TSN Board"; compatible = "fsl,ls1021a-tsn", "fsl,ls1021a"; sys_mclk: clock-mclk { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <24576000>; }; reg_vdda_codec: regulator-3V3 { compatible = "regulator-fixed"; regulator-name = "3P3V"; regulator-min-microvolt = <3300000>; regulator-max-microvolt = <3300000>; regulator-always-on; }; reg_vddio_codec: regulator-2V5 { compatible = "regulator-fixed"; regulator-name = "2P5V"; regulator-min-microvolt = <2500000>; regulator-max-microvolt = <2500000>; regulator-always-on; }; }; &dspi0 { bus-num = <0>; status = "okay"; /* ADG704BRMZ 1:4 SPI mux/demux */ sja1105: ethernet-switch@1 { reg = <0x1>; #address-cells = <1>; #size-cells = <0>; compatible = "nxp,sja1105t"; /* 12 MHz */ spi-max-frequency = <12000000>; /* Sample data on trailing clock edge */ spi-cpha; /* SPI controller settings for SJA1105 timing requirements */ fsl,spi-cs-sck-delay = <1000>; fsl,spi-sck-cs-delay = <1000>; ports { #address-cells = <1>; #size-cells = <0>; port@0 { /* ETH5 written on chassis */ label = "swp5"; phy-handle = <&rgmii_phy6>; phy-mode = "rgmii-id"; reg = <0>; }; port@1 { /* ETH2 written on chassis */ label = "swp2"; phy-handle = <&rgmii_phy3>; phy-mode = "rgmii-id"; reg = <1>; }; port@2 { /* ETH3 written on chassis */ label = "swp3"; phy-handle = <&rgmii_phy4>; phy-mode = "rgmii-id"; reg = <2>; }; port@3 { /* ETH4 written on chassis */ label = "swp4"; phy-handle = <&rgmii_phy5>; phy-mode = "rgmii-id"; reg = <3>; }; port@4 { /* Internal port connected to eth2 */ ethernet = <&enet2>; phy-mode = "rgmii"; rx-internal-delay-ps = <0>; tx-internal-delay-ps = <0>; reg = <4>; fixed-link { speed = <1000>; full-duplex; }; }; }; }; }; &enet0 { tbi-handle = <&tbi0>; phy-handle = <&sgmii_phy2>; phy-mode = "sgmii"; status = "okay"; }; &enet1 { tbi-handle = <&tbi1>; phy-handle = <&sgmii_phy1>; phy-mode = "sgmii"; status = "okay"; }; /* RGMII delays added via PCB traces */ &enet2 { phy-mode = "rgmii"; status = "okay"; fixed-link { speed = <1000>; full-duplex; }; }; &esdhc { status = "okay"; }; &i2c0 { status = "okay"; /* 3 axis accelerometer */ accelerometer@1e { compatible = "fsl,fxls8471"; reg = <0x1e>; }; /* Audio codec (SAI2) */ audio-codec@2a { compatible = "fsl,sgtl5000"; VDDIO-supply = <®_vddio_codec>; VDDA-supply = <®_vdda_codec>; #sound-dai-cells = <0>; clocks = <&sys_mclk>; reg = <0x2a>; }; /* Current sensing circuit for 1V VDDCORE PMIC rail */ current-sensor@44 { compatible = "ti,ina220"; shunt-resistor = <1000>; reg = <0x44>; }; /* Current sensing circuit for 12V VCC rail */ current-sensor@45 { compatible = "ti,ina220"; shunt-resistor = <1000>; reg = <0x45>; }; /* Thermal monitor - case */ temperature-sensor@48 { compatible = "national,lm75"; reg = <0x48>; }; /* Thermal monitor - chip */ temperature-sensor@4c { compatible = "ti,tmp451"; reg = <0x4c>; }; eeprom@51 { compatible = "atmel,24c32"; reg = <0x51>; }; /* Unsupported devices: * - FXAS21002C Gyroscope at 0x20 * - TI ADS7924 4-channel ADC at 0x49 */ }; &ifc { status = "disabled"; }; &lpuart0 { status = "okay"; }; &lpuart3 { status = "okay"; }; &mdio0 { /* AR8031 */ sgmii_phy1: ethernet-phy@1 { reg = <0x1>; /* SGMII1_PHY_INT_B: connected to IRQ2, active low */ interrupts-extended = <&extirq 2 IRQ_TYPE_LEVEL_LOW>; }; /* AR8031 */ sgmii_phy2: ethernet-phy@2 { reg = <0x2>; /* SGMII2_PHY_INT_B: connected to IRQ2, active low */ interrupts-extended = <&extirq 2 IRQ_TYPE_LEVEL_LOW>; }; /* BCM5464 quad PHY */ rgmii_phy3: ethernet-phy@3 { reg = <0x3>; }; rgmii_phy4: ethernet-phy@4 { reg = <0x4>; }; rgmii_phy5: ethernet-phy@5 { reg = <0x5>; }; rgmii_phy6: ethernet-phy@6 { reg = <0x6>; }; /* SGMII PCS for enet0 */ tbi0: tbi-phy@1f { reg = <0x1f>; device_type = "tbi-phy"; }; }; &mdio1 { /* SGMII PCS for enet1 */ tbi1: tbi-phy@1f { reg = <0x1f>; device_type = "tbi-phy"; }; }; &qspi { status = "okay"; flash@0 { /* Rev. A uses 64MB flash, Rev. B & C use 32MB flash */ compatible = "jedec,spi-nor"; spi-max-frequency = <20000000>; #address-cells = <1>; #size-cells = <1>; reg = <0>; partitions { compatible = "fixed-partitions"; #address-cells = <1>; #size-cells = <1>; partition@0 { label = "RCW"; reg = <0x0 0x40000>; }; partition@40000 { label = "U-Boot"; reg = <0x40000 0x300000>; }; partition@340000 { label = "U-Boot Env"; reg = <0x340000 0x100000>; }; }; }; }; &sai2 { status = "okay"; }; &sata { status = "okay"; }; &uart0 { status = "okay"; }; |