Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 | /* * This file is licensed under the terms of the GNU General Public License * version 2. This program is licensed "as is" without any warranty of any * kind, whether express or implied. */ #include <dt-bindings/gpio/gpio.h> #include <dt-bindings/pinctrl/omap.h> #include "skeleton.dtsi" / { compatible = "ti,dm814"; interrupt-parent = <&intc>; aliases { i2c0 = &i2c1; i2c1 = &i2c2; serial0 = &uart1; serial1 = &uart2; serial2 = &uart3; ethernet0 = &cpsw_emac0; ethernet1 = &cpsw_emac1; }; cpus { #address-cells = <1>; #size-cells = <0>; cpu@0 { compatible = "arm,cortex-a8"; device_type = "cpu"; reg = <0>; }; }; pmu { compatible = "arm,cortex-a8-pmu"; interrupts = <3>; }; /* * The soc node represents the soc top level view. It is used for IPs * that are not memory mapped in the MPU view or for the MPU itself. */ soc { compatible = "ti,omap-infra"; mpu { compatible = "ti,omap3-mpu"; ti,hwmods = "mpu"; }; }; ocp { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges; ti,hwmods = "l3_main"; /* * See TRM "Table 1-317. L4LS Instance Summary", just deduct * 0x1000 from the 1-317 addresses to get the device address */ l4ls: l4ls@48000000 { compatible = "ti,dm814-l4ls", "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0x48000000 0x2000000>; i2c1: i2c@28000 { compatible = "ti,omap4-i2c"; #address-cells = <1>; #size-cells = <0>; ti,hwmods = "i2c1"; reg = <0x28000 0x1000>; interrupts = <70>; }; elm: elm@80000 { compatible = "ti,814-elm"; ti,hwmods = "elm"; reg = <0x80000 0x2000>; interrupts = <4>; }; gpio1: gpio@32000 { compatible = "ti,omap4-gpio"; ti,hwmods = "gpio1"; ti,gpio-always-on; reg = <0x32000 0x2000>; interrupts = <96>; gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; }; gpio2: gpio@4c000 { compatible = "ti,omap4-gpio"; ti,hwmods = "gpio2"; ti,gpio-always-on; reg = <0x4c000 0x2000>; interrupts = <98>; gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; }; i2c2: i2c@2a000 { compatible = "ti,omap4-i2c"; #address-cells = <1>; #size-cells = <0>; ti,hwmods = "i2c2"; reg = <0x2a000 0x1000>; interrupts = <71>; }; mcspi1: spi@30000 { compatible = "ti,omap4-mcspi"; reg = <0x30000 0x1000>; #address-cells = <1>; #size-cells = <0>; interrupts = <65>; ti,spi-num-cs = <4>; ti,hwmods = "mcspi1"; dmas = <&edma 16 &edma 17 &edma 18 &edma 19>; dma-names = "tx0", "rx0", "tx1", "rx1"; }; timer1: timer@2e000 { compatible = "ti,dm814-timer"; reg = <0x2e000 0x2000>; interrupts = <67>; ti,hwmods = "timer1"; ti,timer-alwon; }; uart1: uart@20000 { compatible = "ti,omap3-uart"; ti,hwmods = "uart1"; reg = <0x20000 0x2000>; clock-frequency = <48000000>; interrupts = <72>; dmas = <&edma 26 &edma 27>; dma-names = "tx", "rx"; }; uart2: uart@22000 { compatible = "ti,omap3-uart"; ti,hwmods = "uart2"; reg = <0x22000 0x2000>; clock-frequency = <48000000>; interrupts = <73>; dmas = <&edma 28 &edma 29>; dma-names = "tx", "rx"; }; uart3: uart@24000 { compatible = "ti,omap3-uart"; ti,hwmods = "uart3"; reg = <0x24000 0x2000>; clock-frequency = <48000000>; interrupts = <74>; dmas = <&edma 30 &edma 31>; dma-names = "tx", "rx"; }; timer2: timer@40000 { compatible = "ti,dm814-timer"; reg = <0x40000 0x2000>; interrupts = <68>; ti,hwmods = "timer2"; }; timer3: timer@42000 { compatible = "ti,dm814-timer"; reg = <0x42000 0x2000>; interrupts = <69>; ti,hwmods = "timer3"; }; control: control@140000 { compatible = "ti,dm814-scm", "simple-bus"; reg = <0x140000 0x16d000>; #address-cells = <1>; #size-cells = <1>; ranges = <0 0x160000 0x16d000>; scm_conf: scm_conf@0 { compatible = "syscon"; reg = <0x0 0x800>; #address-cells = <1>; #size-cells = <1>; scm_clocks: clocks { #address-cells = <1>; #size-cells = <0>; }; scm_clockdomains: clockdomains { }; }; pincntl: pinmux@800 { compatible = "pinctrl-single"; reg = <0x800 0xc38>; #address-cells = <1>; #size-cells = <0>; pinctrl-single,register-width = <32>; pinctrl-single,function-mask = <0x300ff>; }; }; prcm: prcm@180000 { compatible = "ti,dm814-prcm", "simple-bus"; reg = <0x180000 0x4000>; prcm_clocks: clocks { #address-cells = <1>; #size-cells = <0>; }; prcm_clockdomains: clockdomains { }; }; pllss: pllss@1c5000 { compatible = "ti,dm814-pllss", "simple-bus"; reg = <0x1c5000 0x2000>; pllss_clocks: clocks { #address-cells = <1>; #size-cells = <0>; }; pllss_clockdomains: clockdomains { }; }; wdt1: wdt@1c7000 { compatible = "ti,omap3-wdt"; ti,hwmods = "wd_timer"; reg = <0x1c7000 0x1000>; interrupts = <91>; }; }; intc: interrupt-controller@48200000 { compatible = "ti,dm814-intc"; interrupt-controller; #interrupt-cells = <1>; reg = <0x48200000 0x1000>; }; edma: edma@49000000 { compatible = "ti,edma3"; ti,hwmods = "tpcc", "tptc0", "tptc1", "tptc2"; reg = <0x49000000 0x10000>, <0x44e10f90 0x40>; interrupts = <12 13 14>; #dma-cells = <1>; }; /* See TRM "Table 1-318. L4HS Instance Summary" */ l4hs: l4hs@4a000000 { compatible = "ti,dm814-l4hs", "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0x4a000000 0x1b4040>; }; /* REVISIT: Move to live under l4hs once driver is fixed */ mac: ethernet@4a100000 { compatible = "ti,cpsw"; ti,hwmods = "cpgmac0"; clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>; clock-names = "fck", "cpts"; cpdma_channels = <8>; ale_entries = <1024>; bd_ram_size = <0x2000>; no_bd_ram = <0>; rx_descs = <64>; mac_control = <0x20>; slaves = <2>; active_slave = <0>; cpts_clock_mult = <0x80000000>; cpts_clock_shift = <29>; reg = <0x4a100000 0x800 0x4a100900 0x100>; #address-cells = <1>; #size-cells = <1>; interrupt-parent = <&intc>; /* * c0_rx_thresh_pend * c0_rx_pend * c0_tx_pend * c0_misc_pend */ interrupts = <40 41 42 43>; ranges; syscon = <&scm_conf>; davinci_mdio: mdio@4a100800 { compatible = "ti,davinci_mdio"; #address-cells = <1>; #size-cells = <0>; ti,hwmods = "davinci_mdio"; bus_freq = <1000000>; reg = <0x4a100800 0x100>; }; cpsw_emac0: slave@4a100200 { /* Filled in by U-Boot */ mac-address = [ 00 00 00 00 00 00 ]; }; cpsw_emac1: slave@4a100300 { /* Filled in by U-Boot */ mac-address = [ 00 00 00 00 00 00 ]; }; phy_sel: cpsw-phy-sel@48140650 { compatible = "ti,am3352-cpsw-phy-sel"; reg= <0x48140650 0x4>; reg-names = "gmii-sel"; }; }; }; }; #include "dm814x-clocks.dtsi" |